ICS85352AYILF IDT, Integrated Device Technology Inc, ICS85352AYILF Datasheet - Page 5

IC CLK MUX 2:1 LVPECL 48-TQFP

ICS85352AYILF

Manufacturer Part Number
ICS85352AYILF
Description
IC CLK MUX 2:1 LVPECL 48-TQFP
Manufacturer
IDT, Integrated Device Technology Inc
Series
HiPerClockS™r
Type
Multiplexerr
Datasheet

Specifications of ICS85352AYILF

Number Of Circuits
1
Ratio - Input:output
2:12
Differential - Input:output
Yes/Yes
Input
HCSL, LVDS, LVHSTL, LVPECL, SSTL
Output
LVPECL
Frequency - Max
700MHz
Voltage - Supply
3.135 V ~ 3.465 V
Operating Temperature
-40°C ~ 85°C
Mounting Type
Surface Mount
Package / Case
48-TQFP, 48-VQFP
Frequency-max
700MHz
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Other names
800-1174
85352AYILF

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ICS85352AYILF
Manufacturer:
IDT, Integrated Device Technology Inc
Quantity:
10 000
Part Number:
ICS85352AYILFT
Manufacturer:
IDT, Integrated Device Technology Inc
Quantity:
10 000
ICS85352I Data Sheet
Additive Phase Jitter
The spectral purity in a band at a specific offset from the fundamental
compared to the power of the fundamental is called the dBc Phase
Noise. This value is normally expressed using a Phase noise plot
and is most often the specified plot in many applications. Phase noise
is defined as the ratio of the noise power present in a 1Hz band at a
specified offset from the fundamental frequency to the power value of
the fundamental. This ratio is expressed in decibels (dBm) or a ratio
As with most timing specifications, phase noise measurements has
issues relating to the limitations of the equipment. Often the noise
floor of the equipment is higher than the noise floor of the device. This
is illustrated above. The device meets the noise floor of what is
shown, but can actually be lower. The phase noise is dependent on
the input source and measurement equipment.
ICS85352AYI REVISION C AUGUST 3, 2010
Offset from Carrier Frequency (Hz)
5
of the power in the 1Hz band to the power in the fundamental. When
the required offset is specified, the phase noise is called a dBc value,
which simply means dBm at a specified offset from the fundamental.
By investigating jitter in the frequency domain, we get a better
understanding of its effects on the desired application over the entire
time record of the signal. It is mathematically possible to calculate an
expected bit error rate given a phase noise plot.
The source generator “Rohde & Schwarz Signal Generator
SMA100A 9kHz – 6GHz as external input to a Hewlett Packard
8133A 3GHz Pulse Generator".
Additive Phase Jitter @ 156.25MHz
12kHz to 20MHz = 0.21ps (typical)
12 BIT, 2-TO-1, 3.3V, 2.5V LVPECL CLOCK BUFFER
©2010 Integrated Device Technology, Inc.

Related parts for ICS85352AYILF