SAA7118E NXP Semiconductors, SAA7118E Datasheet - Page 132
SAA7118E
Manufacturer Part Number
SAA7118E
Description
Manufacturer
NXP Semiconductors
Datasheet
1.SAA7118E.pdf
(177 pages)
Specifications of SAA7118E
Adc/dac Resolution
9b
Screening Level
Commercial
Package Type
LBGA
Pin Count
156
Lead Free Status / RoHS Status
Compliant
Available stocks
Company
Part Number
Manufacturer
Quantity
Price
Part Number:
SAA7118E
Manufacturer:
PHILIPS/飞利浦
Quantity:
20 000
Company:
Part Number:
SAA7118E-V1
Manufacturer:
NXP
Quantity:
5 510
Company:
Part Number:
SAA7118E-V1
Manufacturer:
AD
Quantity:
5 510
Company:
Part Number:
SAA7118E/V1
Manufacturer:
PHI
Quantity:
480
Part Number:
SAA7118E/V1
Manufacturer:
PHILIPS/飞利浦
Quantity:
20 000
Company:
Part Number:
SAA7118E/V1,518
Manufacturer:
NXP Semiconductors
Quantity:
10 000
Company:
Part Number:
SAA7118E/V1,551
Manufacturer:
NXP Semiconductors
Quantity:
10 000
Company:
Part Number:
SAA7118E/V1,557
Manufacturer:
NXP Semiconductors
Quantity:
10 000
Part Number:
SAA7118E/V1/M5
Manufacturer:
PHILIPS/飞利浦
Quantity:
20 000
Company:
Part Number:
SAA7118E/V1/M5,518
Manufacturer:
Sigma Designs Inc
Quantity:
10 000
Company:
Part Number:
SAA7118EH
Manufacturer:
MNDSPEED
Quantity:
335
NXP Semiconductors
Table 105. ADC port control; global set 88h[7:4]
[1]
[2]
Table 106. Power save control; global set 88h[3] and 88h[1:0]
[1]
Table 107. Status information scaler part; 8Fh[7:0]; read only register
SAA7118_7
Product data sheet
ADC port output control/start-up control
DPROG = 0 after reset
DPROG = 1 can be used to assign that the device has been
programmed; this bit can be monitored in the scalers status byte,
bit PRDON; if DPROG was set to logic 1 and PRDON status bit shows a
logic 0 a power-up or start-up fail has occurred
Scaler path is reset to its idle state, software reset
Scaler is switched back to operation
Digitized ADC1 signal is fed to port ADP[8:0]
Digitized ADC2 signal is fed to port ADP[8:0]
Digitized ADC3 signal is fed to port ADP[8:0]
Digitized ADC4 signal is fed to port ADP[8:0]
Power save control
Decoder and VBI slicer are in operational mode
Decoder and VBI slicer are in Power-down mode; scaler only operates, if
scaler input and ICLK source is the X port (refer to subaddresses
80h and 91h/C1h)
Scaler is in operational mode
Scaler is in Power-down mode; scaler in power-down stops I port output
Audio clock generation active
Audio clock generation in power-down and output disabled
Bit
D7
D6
D5
D4
D3
X = don’t care.
Bit SWRST is now located here.
X = don’t care.
I
XTRI
ITRI
FFIL
FFOV
PRDON
2
C-bus status bit
10.7.3 Subaddress 88h
10.7.4 Subaddress 8Fh
Function
status on input pin XTRI, if not used for 3-state control, usable as hardware flag
for software use
status on input pin ITRI, if not used for 3-state control, usable as hardware flag
for software use
status of the internal ‘FIFO almost filled’ flag
status of the internal ‘FIFO overflow’ flag
copy of bit DPROG, can be used to detect power-up and start-up fails
[1]
Rev. 07 — 7 July 2008
[1]
Multistandard video decoder with adaptive comb filter
[1]
Control bits D7 to D4
DOSL1
X
X
X
X
0
0
1
1
Control bits D3, D1 and D0
SLM3
X
X
X
X
0
1
DOSL0
X
X
X
X
0
1
0
1
SLM1
X
X
0
1
X
X
SWRST
X
X
0
1
X
X
X
X
SAA7118
© NXP B.V. 2008. All rights reserved.
[2]
SLM0
0
1
X
X
X
X
DPROG
0
1
X
X
X
X
X
X
132 of 177