82V3280EQG Integrated Device Technology (Idt), 82V3280EQG Datasheet - Page 118
![no-image](/images/manufacturer_photos/0/3/333/integrated_device_technology__idt__sml.jpg)
82V3280EQG
Manufacturer Part Number
82V3280EQG
Description
WAN PLL 100-Pin TQFP Tray
Manufacturer
Integrated Device Technology (Idt)
Datasheet
1.IDT82V3280DQG8.pdf
(171 pages)
Specifications of 82V3280EQG
Package
100TQFP
Operating Temperature
-40 to 85 °C
Available stocks
Company
Part Number
Manufacturer
Quantity
Price
Part Number:
82V3280EQG
Manufacturer:
IDT
Quantity:
20 000
- Current page: 118 of 171
- Download datasheet (2Mb)
PRIORITY_TABLE2_STS - Priority Status 2 *
T0_INPUT_SEL_CNFG - T0 Selected Input Clock Configuration
Programming Information
IDT82V3280
Address: 4FH
Type: Read
Default Value: 00000000
Address: 50H
Type: Read / Write
Default Value: XXXX0000
ST_PRIORITY_
THIRD_HIGHE
VALIDATED3
7 - 4
3 - 0
7 - 4
3 - 0
Bit
Bit
7
7
-
T0_INPUT_SEL[3:0]
SECOND_HIGHEST_PRIORITY_VALIDATED[3:0]
THIRD_HIGHEST_PRIORITY_VALIDATED[3:0]
ST_PRIORITY_
THIRD_HIGHE
VALIDATED2
Name
-
6
-
6
Reserved.
This bit determines T0 input clock selection. It is valid only when the EXT_SW bit (b4, 0BH) is ‘0’.
0000: Automatic selection. (default)
0001: Forced selection - IN1 is selected.
0010: Forced selection - IN2 is selected.
......
1101: Forced selection - IN13 is selected.
1110: Forced selection - IN14 is selected.
1111: Reserved.
Name
ST_PRIORITY_
THIRD_HIGHE
VALIDATED1
5
-
5
ST_PRIORITY_
THIRD_HIGHE
VALIDATED0
4
-
These bits indicate a qualified input clock with the third highest priority.
0000: No input clock is qualified. (default)
0001: IN1.
0010: IN2.
......
1101: IN13.
1110: IN14.
1111: Reserved.
Note that the input clock is indicated by these bits only when the corresponding INn (b7-0,
4CH) or INn (b5-0, 4DH) bit is ‘0’.
These bits indicate a qualified input clock with the second highest priority.
0000: No input clock is qualified. (default)
0001: IN1.
0010: IN2.
......
1101: IN13.
1110: IN14.
1111: Reserved.
Note that the input clock is indicated by these bits only when the corresponding INn (b7-0,
4CH) or INn (b5-0, 4DH) bit is ‘0’.
4
T0_INPUT_SEL3
118
SECOND_HIGH
EST_PRIORITY
_VALIDATED3
3
3
Description
T0_INPUT_SEL2
SECOND_HIGH
EST_PRIORITY
_VALIDATED2
2
2
Description
T0_INPUT_SEL1
SECOND_HIGH
EST_PRIORITY
_VALIDATED1
1
1
December 9, 2008
T0_INPUT_SEL0
SECOND_HIGH
EST_PRIORITY
_VALIDATED0
0
0
WAN PLL
Related parts for 82V3280EQG
Image
Part Number
Description
Manufacturer
Datasheet
Request
R
![IDT%4841CP](/images/manufacturer_photos/0/3/334/integrated_device_technology__inc__tmb.jpg)
Part Number:
Description:
High-performance CMOS bus interface latches
Manufacturer:
Integrated Device Technology, Inc.
![IDT71024S17Y](/images/manufacturer_photos/0/3/334/integrated_device_technology__inc__tmb.jpg)
Part Number:
Description:
CMOS static RAM 1 meg (128K x 8-bit)
Manufacturer:
Integrated Device Technology, Inc.
Datasheet:
![IDT71V016S20YI](/images/manufacturer_photos/0/3/334/integrated_device_technology__inc__tmb.jpg)
Part Number:
Description:
IDT71V016S20YI3.3V CMOS Static RAM 1 Meg (64K x 16-Bit)
Manufacturer:
Integrated Device Technology, Inc.
Datasheet: