MC68HC908JB8JDW Freescale Semiconductor, MC68HC908JB8JDW Datasheet - Page 102

IC MCU 8K FLASH 3MHZ 20-SOIC

MC68HC908JB8JDW

Manufacturer Part Number
MC68HC908JB8JDW
Description
IC MCU 8K FLASH 3MHZ 20-SOIC
Manufacturer
Freescale Semiconductor
Series
HC08r
Datasheet

Specifications of MC68HC908JB8JDW

Core Processor
HC08
Core Size
8-Bit
Speed
3MHz
Connectivity
USB
Peripherals
LVD, POR, PWM
Number Of I /o
13
Program Memory Size
8KB (8K x 8)
Program Memory Type
FLASH
Ram Size
256 x 8
Voltage - Supply (vcc/vdd)
4 V ~ 5.5 V
Oscillator Type
Internal
Operating Temperature
0°C ~ 70°C
Package / Case
20-SOIC (7.5mm Width)
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Eeprom Size
-
Data Converters
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MC68HC908JB8JDW
Manufacturer:
MOTOROLA/摩托罗拉
Quantity:
20 000
Part Number:
MC68HC908JB8JDWE
Manufacturer:
VISHAY
Quantity:
6 700
Part Number:
MC68HC908JB8JDWE
Manufacturer:
FREESCALE
Quantity:
20 000
System Integration Module (SIM)
8.4.2.5 Low-Voltage Inhibit (LVI) Reset
8.4.2.6 Universal Serial Bus Reset
8.4.2.7 Registers Values After Different Resets
Technical Data
102
NOTE:
The low-voltage inhibit module (LVI) asserts its output to the SIM when
the V
reset status register (RSR) is set, and the external reset pin (RST) is held
low while the SIM counter counts out 4096 OSCXCLK cycles. Sixty-four
OSCXCLK cycles later, the CPU is released from reset to allow the reset
vector sequence to occur. The SIM actively pulls down the RST pin for
all internal reset sources.
The USB module will detect a reset signaled on the bus by the presence
of an extended SE0 at the USB data pins of a device. The MCU seeing
a single-ended 0 on its USB data inputs for more than 2.5
signal as a reset. After the reset is removed, the device will be in the
attached, but not yet addressed or configured, state (refer to Section 9.1
USB Devices of the Universal Serial Bus Specification Rev. 1.1). The
device must be able to accept the device address via a SET_ADDRESS
command (refer to Section 9.4 of the Universal Serial Bus Specification
Rev. 1.1) no later than 10ms after the reset is removed.
USB reset can be disabled to generate an internal reset, instead, a USB
interrupt can be generated. (See
(CONFIG).)
USB reset is disabled when the USB module is disabled by clearing the
USBEN bit of the USB Address Register (UADDR).
Some registers are reset by POR or LVI reset only.
registers or register bits which are unaffected by normal resets.
DD
voltage falls to the LVI reset voltage, V
System Integration Module (SIM)
MC68HC908JB8•MC68HC08JB8•MC68HC08JT8 — Rev. 2.3
Section 5. Configuration Register
TRIP
Freescale Semiconductor
Table 8-3
. The LVI bit in the
µ
s treats that
shows the

Related parts for MC68HC908JB8JDW