HD6417727F160V Renesas Electronics America, HD6417727F160V Datasheet - Page 396

MPU 3V 16K PB-FREE 240-QFP

HD6417727F160V

Manufacturer Part Number
HD6417727F160V
Description
MPU 3V 16K PB-FREE 240-QFP
Manufacturer
Renesas Electronics America
Series
SuperH® SH7700r
Datasheet

Specifications of HD6417727F160V

Core Processor
SH-3 DSP
Core Size
32-Bit
Speed
160MHz
Connectivity
FIFO, SCI, SIO, SmartCard, USB
Peripherals
DMA, LCD, POR, WDT
Number Of I /o
104
Program Memory Type
ROMless
Ram Size
32K x 8
Voltage - Supply (vcc/vdd)
1.7 V ~ 2.05 V
Data Converters
A/D 6x10b; D/A 2x8b
Oscillator Type
Internal
Operating Temperature
-20°C ~ 75°C
Package / Case
240-QFP
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-
Program Memory Size
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
HD6417727F160V
Manufacturer:
HITACHI
Quantity:
9
Part Number:
HD6417727F160V
Manufacturer:
Renesas Electronics America
Quantity:
10 000
Part Number:
HD6417727F160V
Manufacturer:
RENESAS/瑞萨
Quantity:
20 000
Section 12 Bus State Controller (BSC)
Burst Write: The timing chart for a burst write is shown in figure 12.16. In this LSI, a burst write
occurs only in the event of cache write-back. In a burst write operation, following the Tr cycle in
which ACTV command output is performed, a WRIT command is issued in the Tc1, Tc2, and Tc3
cycles, and a WRITA command that performs auto-precharge is issued in the Tc4 cycle. In the
write cycle, the write data is output at the same time as the write command. In case of the write
with auto-precharge command, precharging of the relevant bank is performed in the synchronous
DRAM after completion of the write command, and therefore no command can be issued for the
same bank until precharging is completed. Consequently, in addition to the precharge wait cycle,
Tpc, used in a read access, cycle Trwl is also added as a wait interval until precharging is started
following the write command. Issuance of a new command for the same bank is postponed during
this interval. The number of Trwl cycles can be specified by the TRWL bit in MCR.
Rev.6.00 Mar. 27, 2009 Page 338 of 1036
REJ09B0254-0600
Figure 12.15 Basic Timing for Synchronous DRAM Single Read
CKIO,
CKIO2
A25 to A16,
A13
A12
A15, A14,
A11 to A0
CS2 or CS3
RAS
CAS
RD/WR
DQMxx
D31 to D0
BS
Tr
Tc1
Td1
Tpc

Related parts for HD6417727F160V