EP9315-CB Cirrus Logic Inc, EP9315-CB Datasheet - Page 620

IC ARM920T MCU 200MHZ 352-PBGA

EP9315-CB

Manufacturer Part Number
EP9315-CB
Description
IC ARM920T MCU 200MHZ 352-PBGA
Manufacturer
Cirrus Logic Inc
Series
EP9r
Datasheets

Specifications of EP9315-CB

Core Processor
ARM9
Core Size
16/32-Bit
Speed
200MHz
Connectivity
EBI/EMI, EIDE, Ethernet, I²C, IrDA, Keypad/Touchscreen, PCMCIA, SPI, UART/USART, USB
Peripherals
AC'97, DMA, I&sup2:S, LCD, LED, MaverickKey, POR, PWM, WDT
Number Of I /o
16
Program Memory Type
ROMless
Ram Size
32K x 8
Voltage - Supply (vcc/vdd)
1.65 V ~ 3.6 V
Data Converters
A/D 8x12b
Oscillator Type
External
Operating Temperature
0°C ~ 70°C
Package / Case
352-BGA
Processor Series
EP93xx
Core
ARM920T
Data Bus Width
32 bit
3rd Party Development Tools
MDK-ARM, RL-ARM, ULINK2
Development Tools By Supplier
EDB9315A-Z
For Use With
598-1144 - KIT DEVELOPMENT EP9315 ARM9
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Eeprom Size
-
Program Memory Size
-
Lead Free Status / Rohs Status
No
Other names
598-1261

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP9315-CB
Manufacturer:
Cirrus Logic Inc
Quantity:
10 000
Part Number:
EP9315-CB
Manufacturer:
ALTERA
0
Part Number:
EP9315-CBZ
Manufacturer:
Cirrus Logic Inc
Quantity:
10 000
Part Number:
EP9315-CBZ
Manufacturer:
ALTERA
0
Part Number:
EP9315-CBZ
Manufacturer:
CIRRUS
Quantity:
20 000
Company:
Part Number:
EP9315-CBZ
Quantity:
48
17
IrCtrl
17-24
IrDA
EP93xx User’s Guide
31
15
Address:
Default:
Definition:
Bit Descriptions:
Note: While the FIR transmit section is enabled, the FD bit is low, and while the MIR transmit
30
14
section is enabled, the MD bit is low. In FIR mode, the FD bit does not go high until the TXE
bit in the IrCtrl register is cleared, and in MIR mode, the same bit must be cleared for MD to
go high. Monitor the TBY bit in the IrFlag register to discover whether a packet is fully
transmitted before clearing TXE.
29
13
28
12
EN:
0x808B_0004
0x0000_0000
IrDA Control Register. This register selects various operating parameters.
Note that the RXE and TXE bit must be cleared before selecting a different
interface with the IrEnable register EN bits. The other bits in this register may
be changed while the interface is active.
RSVD:
AME:
RXP:
RSVD
27
11
26
10
Copyright 2007 Cirrus Logic
25
9
Enable value:
00 - No encoder selected
01 - SIR, 0 to 0.1152Mbit/s data rate, using the UART2
interface
10 - MIR, 0.576 or 1.152Mbit/s data rate, using IrDA
interface
11 - FIR, 4.0Mbit/s data rate, using IrDA interface.
Reserved. Unknown During Read.
Address Match Enable.
0 - Disable receiver address match function, store data
from all incoming frames in the receive buffer.
1 - Enable receiver address match function, do not buffer
data unless address is recognized or incoming address
contains all ones.
Receive Polarity Control.
0 - Data input is not inverted before decoding.
1 - Data input is inverted before decoding.
24
8
RSVD
AME
23
7
RXP
22
6
TXP
21
5
RXE
20
4
TXE
19
3
TUS
18
2
BRD
17
1
DS785UM1
16
0
0

Related parts for EP9315-CB