EP9315-CB Cirrus Logic Inc, EP9315-CB Datasheet - Page 131

IC ARM920T MCU 200MHZ 352-PBGA

EP9315-CB

Manufacturer Part Number
EP9315-CB
Description
IC ARM920T MCU 200MHZ 352-PBGA
Manufacturer
Cirrus Logic Inc
Series
EP9r
Datasheets

Specifications of EP9315-CB

Core Processor
ARM9
Core Size
16/32-Bit
Speed
200MHz
Connectivity
EBI/EMI, EIDE, Ethernet, I²C, IrDA, Keypad/Touchscreen, PCMCIA, SPI, UART/USART, USB
Peripherals
AC'97, DMA, I&sup2:S, LCD, LED, MaverickKey, POR, PWM, WDT
Number Of I /o
16
Program Memory Type
ROMless
Ram Size
32K x 8
Voltage - Supply (vcc/vdd)
1.65 V ~ 3.6 V
Data Converters
A/D 8x12b
Oscillator Type
External
Operating Temperature
0°C ~ 70°C
Package / Case
352-BGA
Processor Series
EP93xx
Core
ARM920T
Data Bus Width
32 bit
3rd Party Development Tools
MDK-ARM, RL-ARM, ULINK2
Development Tools By Supplier
EDB9315A-Z
For Use With
598-1144 - KIT DEVELOPMENT EP9315 ARM9
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Eeprom Size
-
Program Memory Size
-
Lead Free Status / Rohs Status
No
Other names
598-1261

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP9315-CB
Manufacturer:
Cirrus Logic Inc
Quantity:
10 000
Part Number:
EP9315-CB
Manufacturer:
ALTERA
0
Part Number:
EP9315-CBZ
Manufacturer:
Cirrus Logic Inc
Quantity:
10 000
Part Number:
EP9315-CBZ
Manufacturer:
ALTERA
0
Part Number:
EP9315-CBZ
Manufacturer:
CIRRUS
Quantity:
20 000
Company:
Part Number:
EP9315-CBZ
Quantity:
48
DS785UM1
5.1.5.2 Bus and Peripheral Clock Generation
Both PLLs are software programmable (each value is defined in
“ClkSet2” on page 5-20
determined by:
Here PLL1_X1FBD, PLL1_X2FBD, PLL1_X2IPD and PLL1_PS are the bit fields in the
"ClkSet1"
The same conditions apply to PLL2 and the
Figure 5-2
• PLL1_X1 desired reference clock frequency range is > 11.058 MHz and < 200 MHz
• PLL1_X1 output frequency range is > 294 MHz and < 368 MHz
• PLL1_X2 desired reference clock frequency (after PLL1_X2IPD divider) is > 12.9 MHz
• PLL1_X2 output, BEFORE the PS divide, must be > 290 MHz and <= 528 MHz
and < 200 MHz.
register. The user must be aware of the requirements of PLL operation. They are:
illustrates the clock generation system.
Fout
registers, respectively). The frequency of output clock Fout is
=
14.7456MHz
Copyright 2007 Cirrus Logic
(
--------------------------------------------------------------------------------------------------------- -
"ClkSet2"
PLL1_X1FBD
(
PLL1_X2IPD
register.
+
1
)
“ClkSet1” on page 5-18
×
+
(
1
PLL1_X2FBD
)
×
2
PLL1_PS
EP93xx User’s Guide
System Controller
+
1
)
and
5-5
5

Related parts for EP9315-CB