EP9315-CB Cirrus Logic Inc, EP9315-CB Datasheet - Page 424

IC ARM920T MCU 200MHZ 352-PBGA

EP9315-CB

Manufacturer Part Number
EP9315-CB
Description
IC ARM920T MCU 200MHZ 352-PBGA
Manufacturer
Cirrus Logic Inc
Series
EP9r
Datasheets

Specifications of EP9315-CB

Core Processor
ARM9
Core Size
16/32-Bit
Speed
200MHz
Connectivity
EBI/EMI, EIDE, Ethernet, I²C, IrDA, Keypad/Touchscreen, PCMCIA, SPI, UART/USART, USB
Peripherals
AC'97, DMA, I&sup2:S, LCD, LED, MaverickKey, POR, PWM, WDT
Number Of I /o
16
Program Memory Type
ROMless
Ram Size
32K x 8
Voltage - Supply (vcc/vdd)
1.65 V ~ 3.6 V
Data Converters
A/D 8x12b
Oscillator Type
External
Operating Temperature
0°C ~ 70°C
Package / Case
352-BGA
Processor Series
EP93xx
Core
ARM920T
Data Bus Width
32 bit
3rd Party Development Tools
MDK-ARM, RL-ARM, ULINK2
Development Tools By Supplier
EDB9315A-Z
For Use With
598-1144 - KIT DEVELOPMENT EP9315 ARM9
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Eeprom Size
-
Program Memory Size
-
Lead Free Status / Rohs Status
No
Other names
598-1261

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP9315-CB
Manufacturer:
Cirrus Logic Inc
Quantity:
10 000
Part Number:
EP9315-CB
Manufacturer:
ALTERA
0
Part Number:
EP9315-CBZ
Manufacturer:
Cirrus Logic Inc
Quantity:
10 000
Part Number:
EP9315-CBZ
Manufacturer:
ALTERA
0
Part Number:
EP9315-CBZ
Manufacturer:
CIRRUS
Quantity:
20 000
Company:
Part Number:
EP9315-CBZ
Quantity:
48
10
CURRENTx
M2M Channel Register Map
10-30
DMA Controller
EP93xx User’s Guide
31
15
Address:
Definition:
Bit Descriptions:
The DMA Memory Map defines the mapping for the channel registers for each of the 2 M2M
channels that are shown in
common for each channel thus offset addresses are shown.
Note that M2M Channel 0 is dedicated to servicing External Device 0, and M2M Channel 1 is
dedicated to servicing External Device 1 (when in external DMA transfer mode).
30
14
Channel Base Address + 0x000C
Channel Base Address + 0x001C
Channel Base Address + 0x0000
Channel Base Address + 0x0004
Channel Base Address + 0x0008
Channel Base Address + 0x0010
Channel Base Address + 0x0014
Channel Base Address + 0x0018
Channel Base Address + 0x0020
Channel Base Address + 0x0024
29
13
28
12
CURRENT0: Channel Base Address + 0x0028 - Read Only
CURRENT1: Channel Base Address + 0x0038 - Read Only
This is the Channel Current Address Register.
CURRENTx:
Offset
27
11
Table 10-8. PPALLOC Register Reset Values
26
10
Table
Copyright 2007 Cirrus Logic
25
9
10-8, the M2M Channel Register Map. This mapping is
Returns the current value of the channel address pointer.
Upon enabling the DMA Channel and writing the BASE
Address Register the contents of this register is loaded
into the CURRENTx register and the x buffer becomes
active. Following completion of a transfer from a buffer, the
post-incremented address is stored in this register so that
a software service routine can detect the point in the buffer
at which transfer was terminated.
SAR_CURRENT0
INTERRUPT
SAR_BASE0
SAR_BASE1
CONTROL
Reserved
Reserved
STATUS
Name
24
CURRENTx
CURRENTx
BCR0
BCR1
8
23
7
22
6
Access
R/W TC*
R/W TC*
R/W
R/W
R/W
R/W
R/W
RO
21
5
Bits
32
14
16
16
32
32
32
3
20
4
Reset Value
19
3
0
0
0
0
0
0
0
0
18
2
17
1
DS785UM1
16
0

Related parts for EP9315-CB