MAX11200EEE+T Maxim Integrated, MAX11200EEE+T Datasheet - Page 18

no-image

MAX11200EEE+T

Manufacturer Part Number
MAX11200EEE+T
Description
Analog to Digital Converters - ADC 24-Bit Delta-Sigma
Manufacturer
Maxim Integrated
Datasheet

Specifications of MAX11200EEE+T

Rohs
yes
Number Of Channels
1
Architecture
Sigma-Delta
Resolution
24 bit
Input Type
Single-Ended
Interface Type
SPI
Operating Supply Voltage
1.7 V to 3.6 V, 2.7 V to 3.6 V
Maximum Operating Temperature
+ 85 C
Mounting Style
SMD/SMT
Package / Case
QSOP-16
Maximum Power Dissipation
667 mW
Minimum Operating Temperature
- 40 C
Number Of Converters
1
Voltage Reference
3.6 V
MAX11200/MAX11210
24-Bit, Single-Channel, Ultra-Low-Power,
Delta-Sigma ADCs with GPIO
Table 11. STAT1 Register (Read Only)
SYSOR: The system gain overrange bit when set to 1 indicates that a system gain calibration was over range. The
SCGC calibration coefficient is maximum value of 1.9999999. This bit, when set to 1, indicates that the full-scale value
out of the converter is likely not available.
RATE[2:0]: The data rate bits indicate the conversion rate that corresponds to the result in the DATA register or the
rate that was used for calibration coefficient calculation. If the previous conversions were done at a different rate, the
RATE[2:0] bits indicate a rate different than the rate of the conversion in progress.
OR: The overrange bit, OR, is set to 1 to indicate the conversion result has exceeded the maximum value of the
converter and that the result has been clipped or limited to the maximum value. The OR bit is set to 0 to indicate the
conversion result is within the full-scale range of the device.
UR: The underrange bit, UR, is set to 1 to indicate the conversion result has exceeded the minimum value of the
converter and that the result has been clipped or limited to the minimum value. The UR bit is set to 0 to indicate the
conversion result is within the full-scale range of the device.
MSTAT: The measurement status bit, MSTAT is set to 1 when a signal measurement is in progress. When MSTAT = 1,
a conversion, self-calibration, or system calibration is in progress and indicates that the modulator is busy. When the
modulator is not converting, the MSTAT bit is set to 0.
RDY: The RDY ready bit is set to 1 to indicate that a conversion result is available. Reading the DATA register resets the
RDY bit to 0 only after another conversion has been initiated. If the DATA has not been read before another conversion
is initiated, the RDY bit remains 1; if the DATA is read before another conversion is initiated, the RDY bit resets to 0. If
the DATA for the previous conversion is read during a following conversion, the RDY bit is reset immediately after the
DATA read operation has completed.
18
BIT
BIT NAME
DEFAULT
SYSOR
B7
0
RATE2
B6
0
RATE1
B5
0
RATE0
B4
0
OR
B3
0
B2
UR
0
STAT1: Status Register
MSTAT
B1
0
Maxim Integrated
RDY
B0
0

Related parts for MAX11200EEE+T