stc3800 Connor-Winfield VCXOs, stc3800 Datasheet - Page 18

no-image

stc3800

Manufacturer Part Number
stc3800
Description
Integrated - Stratum 3e Timing Source
Manufacturer
Connor-Winfield VCXOs
Datasheet
Register Descriptions and Operation
Chip_ID_low, 0x00 (R)
Chip_ID_High, 0x01 (R)
Chip_Revision, 0x02 (R)
Bandwidth_PBO, 0x03 (R/W)
Bits 3 - 0 select the phase lock loop bandwidth in Hertz. The reset default is .098Hz. Bit 4 enables or disables phase build-out for
active reference phase hits. Typically, build-out is enabled for stratum 3E, and not for stra-tum 3. Since the default is stratum 3,
stratum 3E operation requires register access operation of the device, i.e. hardware control mode only is not available.
Ctl_Mode, 0x04 (R/W)
reset (automatic reference and mode selection), bits 3 - 0 of the Op_Mode register become read-only.
50% duty cycle on Sync_8K and Sync_2K.
When bit 0 is reset (automatic frequency selection), bits 4 - 7 of the Ref_Frq_Priority registers become read-only. When bit 1 is
The power-up default control mode is Bits 0, 4 and 5 = 0, manual reference and automatic reference frequency selection, and
When HM_Ref = 1, enabling hardware control of reference selection, bit 1 of this register is read-only and = 1.
Bits 2 and 3 are always read-only.
Low byte of chip ID: 0x11
High byte of chip ID: 0x30
Chip revision number: Chip revision number is subject to change.
Reserved
Reserved
Bit 7 ~ Bit 6
Bit 7 ~ Bit 5
Synk 2K 2 kHz
Pulse width
control:
0: 50%
1: Controlled by
FR_Pulse_Width
register
Default: 0
Bit 5
Sync 8K 8 kHz
Pulse width
control:
0: 50%
1: Controlled by
FR_Pulse_Width
register
Default: 0
© Copyright 2001 The Connor-Winfield Corp. All Rights Reserved
Bit 4
Preliminary Data Sheet #: TM061
Phase Build-out Option:
BITS Clock
Output
Frequency:
1: 1.544 MHz
0: 2.048 MHz
(read only)
Bit 3
Bit 4
Bit 7 ~ Bit 0
Bit 7 ~ Bit 0
Bit 7 ~ Bit 0
0: Disable
1: Enable
Default: 0
HM Ref:
1: Sel0-3 pin
control of op
mode/ref
0: Register control
of op model/ref
(read only)
Bit 2
Page 18 of 48
Specifications subject to change without notice
Bandwidth Selection in Hz:
0000: 0.00084
0001: 0.0016
0010: 0.0032
0011: 0.0063
0100: 0.012
0101: 0.025
0110: 0.049
0111: 0.098 (Reset Default)
1000: 0.20
1001: 0.39
1010: 0.78
1011 - 1111: 1.6
Bit 3 ~ Bit 0
Active
Reference
Selection:
1: Manual
0: Automatic
Default: 1
Bit 1
Rev: P06
Input Reference
Frequency
Selection:
1: Manual
0: Automatic
Default: 0
Date: 11/22/04
Bit 0

Related parts for stc3800