MT8930CE Zarlink Semiconductor, MT8930CE Datasheet - Page 21

no-image

MT8930CE

Manufacturer Part Number
MT8930CE
Description
Description = 4 Wire Full-duplex 2B+D (192Kb/s) Data Format Isdn S And T Subscriber Network Interface Circuit With Controllerless Mode ;; Package Type = Pdip ;; No. Of Pins = 28
Manufacturer
Zarlink Semiconductor
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MT8930CE
Manufacturer:
CML
Quantity:
31
Part Number:
MT8930CE
Manufacturer:
MITSUBISHI
Quantity:
20 000
Data Sheet
Note 1:
BIT
BIT
B7
B6
B5
B4
B3
B2
B1
B0
B7
B6
B5
B4
B3
B2
B1
B0
All interrupts will be reset after a read to the HDLC Interrupt Status Register.
EnRxFov
EnEOPD
EnTxFun
EnTEOP
RxFov
EOPD
TxFun
EnRxFF
TEOP
EnTxFL
EnDcoll
RxFF
TxFL
Dcoll
NAME
NAME
EnFA
FA
(1)
(1)
(1)
(1)
(1)
(1)
(1)
(1)
Table 10. HDLC Interrupt Status Register (Read Add. 00100
A ’1’ will enable the D-channel collision interrupt.
A ’0’ will disable it. This bit is available only in TE mode.
A ’1’ will enable the received End of Packet interrupt.
A ’0’ will disable it.
A ’1’ will enable the transmit End of Packet interrupt.
A ’0’ will disable it.
A ’1’ will enable the Frame Abort interrupt.
A ’0’ will disable it.
A ’1’ will enable the Transmit FIFO Low interrupt.
A ’0’ will disable it.
A ’1’ will enable the Transmit FIFO Underrun interrupt.
A ’0’ will disable it.
A ’1’ will enable the Receive FIFO Full interrupt.
A ’0’ will disable it.
A ’1’ will enable the Receive FIFO Overflow interrupt.
A ’0’ will disable it.
A ’1’ indicates that a collision has been detected on the D-channel (i.e., received E-bit
does not match with transmitted D-bit). This bit is available only in TE mode and when the
HDLC transmitter is enabled. It always reads ’0’ in NT mode.
A ’1’indicates that an end of packet has been detected on the HDLC receiver. This can be
in the form of a flag, an abort sequence or as an invalid packet.
A ’1’ indicates that the transmitter has finished sending the closing flag of the last packet in
the Tx FIFO, and the internal priority level is reduced from high to low.
A ’1’ indicates that the receiver has detected a frame abort sequence on the received data
stream.
A ’1’ indicates that the device has only four Bytes remaining in the Tx FIFO. This bit has
significance only when the Tx FIFO is being depleted and not when it is getting loaded.
A ’1’ indicates that the Tx FIFO is empty without being given the ’end of packet’ indication.
The HDLC will transmit an abort sequence after encountering an underrun condition.
A ’1’ indicates that the HDLC controller has accumulated at least 15 bytes in the Rx
FIFO.
A ’1’ indicates that the Rx FIFO has overflown (i.e., an attempt to write to a full Rx FIFO).
The HDLC will always disable the receiver once the receive overflow has been detected.
The receiver will be re-enabled upon detection of the next flag.
Table 9. HDLC Interrupt Mask Register (Write Add. 00100
DESCRIPTION
DESCRIPTION
B
)
B
)
MT8930C
21

Related parts for MT8930CE