ICS1893Y-10LF IDT, Integrated Device Technology Inc, ICS1893Y-10LF Datasheet - Page 20

PHYCEIVER LOW PWR 3.3V 64-TQFP

ICS1893Y-10LF

Manufacturer Part Number
ICS1893Y-10LF
Description
PHYCEIVER LOW PWR 3.3V 64-TQFP
Manufacturer
IDT, Integrated Device Technology Inc
Series
PHYceiver™r
Type
PHY Transceiverr
Datasheets

Specifications of ICS1893Y-10LF

Protocol
MII
Voltage - Supply
3.14 V ~ 3.47 V
Mounting Type
Surface Mount
Package / Case
64-TQFP, 64-VQFP
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Number Of Drivers/receivers
-
Other names
1893Y-10LF
800-1935-5
ICS1893Y-10LF

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ICS1893Y-10LF
Manufacturer:
ICS
Quantity:
5 978
Part Number:
ICS1893Y-10LF
Manufacturer:
IDT, Integrated Device Technology Inc
Quantity:
10 000
Part Number:
ICS1893Y-10LFT
Manufacturer:
IDT, Integrated Device Technology Inc
Quantity:
10 000
4.1 Reset Operations
4.1.1 General Reset Operations
4.1.1.1 Entering Reset
4.1.1.2 Exiting Reset
4.1.1.3 Hot Insertion
ICS1893Y-10 Rev F 1/20/04
This section first discusses reset operations in general and then specific ways in which the ICS1893Y-10
can be configured for various reset options.
The following reset operations apply to all the specific ways in which the ICS1893Y-10 can be reset, which
are discussed in
When the ICS1893Y-10 enters a reset condition (either through hardware, power-on reset, or software), it
does the following:
1. Isolates the MAC/Repeater Interface input pins
2. Drives all MAC/Repeater Interface output pins low
3. Tri-states the signals on its Twisted-Pair Transmit pins (TP_TXP and TP_TXN)
4. Initializes all its internal modules and state machines to their default states
5. Enters the power-down state
6. Initializes all internal latching low (LL), latching high (LH), and latching maximum (LMX) Management
When the ICS1893Y-10 exits a reset condition, it does the following:
1. Exits the power-down state
2. Latches the Serial Management Port Address of the ICS1893Y-10 into the Extended Control Register,
3. Enables all its internal modules and state machines
4. Sets all Management Register bits to either (1) their default values or (2) the values specified by their
5. Enables the Twisted-Pair Transmit pins (TP_TXP and TP_TXN)
6. Resynchronizes both its Transmit and Receive Phase-Locked Loops, which provide its transmit clock
7. Releases all MAC/Repeater Interface pins, which takes a maximum of 640 ns after the reset condition
As with the ICS189X products, the ICS1893Y-10 reset design supports ‘hot insertion’ of its MII. (That is, the
ICS1893Y-10 can connect its MAC/Repeater Interface to a MAC/repeater while power is already applied to
the MAC/repeater.)
Register bits to their default values
bits 16.10:6. [See
associated ICS1893Y-10 input pins, as determined by the HW/SW pin
(TXCLK) and receive clock (RXCLK)
is removed
ICS1893Y-10 Data Sheet - Release
Section 4.1.2, “Specific Reset
Section 7.11.3, “PHY Address (bits
Copyright © 2004, Integrated Circuit Systems, Inc.
All rights reserved.
Operations”.
20
16.10:6)”.]
Chapter 4 Operating Modes Overview
January, 2004

Related parts for ICS1893Y-10LF