ICS1893Y-10LF IDT, Integrated Device Technology Inc, ICS1893Y-10LF Datasheet - Page 112

PHYCEIVER LOW PWR 3.3V 64-TQFP

ICS1893Y-10LF

Manufacturer Part Number
ICS1893Y-10LF
Description
PHYCEIVER LOW PWR 3.3V 64-TQFP
Manufacturer
IDT, Integrated Device Technology Inc
Series
PHYceiver™r
Type
PHY Transceiverr
Datasheets

Specifications of ICS1893Y-10LF

Protocol
MII
Voltage - Supply
3.14 V ~ 3.47 V
Mounting Type
Surface Mount
Package / Case
64-TQFP, 64-VQFP
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Number Of Drivers/receivers
-
Other names
1893Y-10LF
800-1935-5
ICS1893Y-10LF

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ICS1893Y-10LF
Manufacturer:
ICS
Quantity:
5 978
Part Number:
ICS1893Y-10LF
Manufacturer:
IDT, Integrated Device Technology Inc
Quantity:
10 000
Part Number:
ICS1893Y-10LFT
Manufacturer:
IDT, Integrated Device Technology Inc
Quantity:
10 000
ICS1893Y-10 Rev F 1/20/04
Table 8-5. MAC/Repeater Interface Pins: Media Independent Interface (MII) (Continued)
MDIO
RXCLK
Name
Pin
ICS1893Y-10 Data Sheet - Release
Number
Pin
30
38
Output
Output
Input/
Type
Pin
Copyright © 2004, Integrated Circuit Systems, Inc.
Management Data Input/Output.
The signal on this pin can be tri-stated and can be driven by one of the
following:
All transfers and sampling are synchronous with the signal on the MDC
pin.
Receive Clock.
The ICS1893Y-10 sources the RXCLK to the MAC/repeater interface. The
ICS1893Y-10 uses RXCLK to synchronize the signals on the following
pins: RXD[3:0], RXDV, and RXER. The following table contrasts the
behavior on the RXCLK pin when the mode for the ICS1893Y-10 is either
10Base-T or 100Base-TX.
Note: If the ICS1893Y-10 is to be used in an application that uses the
Note: The signal on the RXCLK pin is conditioned by the RXTRI pin.
A Station Management Entity (STA), to transfer command and data
information to the registers of the ICS1893Y-10.
The ICS1893Y-10, to transfer status information.
The RXCLK frequency is 2.5
MHz.
The ICS1893Y-10 generates its
RXCLK from the MDI data stream
using a digital PLL. When the MDI
data stream terminates, the PLL
continues to operate,
synchronously referenced to the
last packet received.
The ICS1893Y-10 switches
between clock sources during the
period between when its CRS is
asserted and prior to its RXDV
being asserted. While the
ICS1893Y-10 is locking onto the
incoming data stream, a clock
phase change of up to 360
degrees can occur.
The RXCLK aligns once per
packet.
mechanical MII specification, MDIO must have a 1.5 k Ω ±5%
pull-up resistor at the ICS1893Y-10 end and a 2 k Ω ±5% pull-down
resistor at the station management end. (These resistors enable
the station management to determine if the connection is intact.)
All rights reserved.
10Base-T
112
Chapter 8 Pin Diagram, Listings, and Descriptions
Pin Description
The RXCLK frequency is 25 MHz.
The ICS1893Y-10 generates its
RXCLK from the MDI data stream
while there is a valid link (that is,
either data or IDLEs). In the
absence of a link, the
ICS1893Y-10 uses the REF_IN
clock to generate the RXCLK.
While the ICS1893Y-10 is
bringing up a link, a clock phase
change of up to 360 degrees can
occur.
The RXCLK aligns once, when
the link is being established.
100Base-TX
January, 2004

Related parts for ICS1893Y-10LF