MCIMX35WPDKJ Freescale Semiconductor, MCIMX35WPDKJ Datasheet - Page 77

BOARD DEV FOR I.MX35

MCIMX35WPDKJ

Manufacturer Part Number
MCIMX35WPDKJ
Description
BOARD DEV FOR I.MX35
Manufacturer
Freescale Semiconductor
Series
i.MX35r
Type
MPUr
Datasheets

Specifications of MCIMX35WPDKJ

Contents
Module and Misc Hardware
Processor To Be Evaluated
i.MX35
Processor Series
i.MX35
Data Bus Width
32 bit
Interface Type
RS-232, Ethernet, USB, CAN, JTAG
Core
ARM11
For Use With/related Products
i.MX35
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Additionally, the IPU allows a programmable pause between two bursts. The pause is defined in the
HSP_CLK cycles. It allows the prevention of timing violation between two sequential bursts or two
accesses to different displays. The range of this pause is from 4 to 19 HSP_CLK cycles.
DISPB_PAR_RS
DISPB_PAR_RS
DISPB_PAR_RS
Freescale Semiconductor
DISPB_D#_CS
DISPB_D#_CS
DISPB_D#_CS
DISPB_BCLK
DISPB_DATA
DISPB_DATA
DISPB_DATA
DISPB_WR
DISPB_WR
DISPB_WR
DISPB_RD
DISPB_RD
DISPB_RD
Figure 54. Asynchronous Parallel System 80 Interface (Type 1) Burst Mode Timing Diagram
Single access mode (all control signals are not active for one display interface clock after each display access)
i.MX35 Applications Processors for Industrial and Consumer Products, Rev. 9
Burst access mode with sampling by separate burst clock (BCLK)
Burst access mode with sampling by CS signal
77

Related parts for MCIMX35WPDKJ