LH28F008SCT-L85 Sharp Microelectronics, LH28F008SCT-L85 Datasheet - Page 19

no-image

LH28F008SCT-L85

Manufacturer Part Number
LH28F008SCT-L85
Description
IC FLASH 8MBIT 85NS 40TSOP
Manufacturer
Sharp Microelectronics
Datasheet

Specifications of LH28F008SCT-L85

Format - Memory
FLASH
Memory Type
FLASH
Memory Size
8M (1M x 8)
Speed
85ns
Interface
Parallel
Voltage - Supply
2.7 V ~ 5.5 V
Operating Temperature
0°C ~ 70°C
Package / Case
40-TSOP
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Other names
425-1835
F008SCTL85
LHF08CH1

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
LH28F008SCT-L85
Manufacturer:
SHARP
Quantity:
2 000
Part Number:
LH28F008SCT-L85
Manufacturer:
NS
Quantity:
1 760
Part Number:
LH28F008SCT-L85
Manufacturer:
SHARP
Quantity:
20 000
sharp
SR.7 = WRITE STATE MACHINE STATUS
SR.6 = ERASE SUSPEND STATUS
SR.5 = ERASE AND CLEAR LOCK-BITS STATUS
SR.4 = BYTE WRITE AND SET LOCK-BIT STATUS
SR.3 = V
SR.2 = BYTE WRITE SUSPEND STATUS
SR.1 = DEVICE PROTECT STATUS
SR.0 = RESERVED FOR FUTURE ENHANCEMENTS
WSMS
1 = Ready
1 = Block Erase Suspended
0 = Block Erase in Progress/Completed
1 = Error in Block Erasure or Clear Lock-Bits
0 = Successful Block Erase or Clear Lock-Bits
1 = Error in Byte Write or Set Master/Block Lock-Bit
0 = Successful Byte Write or Set Master/Block
1 = Byte Write Suspended
0 = Byte Write in Progress/Completed
1 = Master Lock-Bit, Block Lock-Bit and/or RP# Lock
0 = Unlock
0 = Busy
1 = V
0 = V
7
Lock-Bit
Detected, Operation Abort
PP
PP
PP
STATUS
Low Detect, Operation Abort
OK
ESS
6
ECLBS
5
Table 7. Status Register Definition
BWSLBS
4
LHF08CH1
NOTES:
Check RY/BY# or SR.7 to determine block erase, byte
write, or lock-bit configuration completion.
SR.6-0 are invalid while SR.7="0".
If both SR.5 and SR.4 are "1"s after a block erase or
lock-bit configuration attempt, an improper command
sequence was entered.
SR.3 does not provide a continuous indication of V
level. The WSM interrogates and indicates the V
only after Block Erase, Byte Write, Set Block/Master
Lock-Bit, or Clear Block Lock-Bits command sequences.
SR.3 is not guaranteed to reports accurate feedback
only when V
SR.1 does not provide a continuous indication of master
and block lock-bit values. The WSM interrogates the
master lock-bit, block lock-bit, and RP# only after Block
Erase, Byte Write, or Lock-Bit configuration command
sequences. It informs the system, depending on the
attempted operation, if the block lock-bit is set, master
lock-bit is set, and/or RP# is not V
lock and master lock configuration codes after writing
the Read Identifier Codes command indicates master
and block lock-bit status.
SR.0 is reserved for future use and should be masked
out when polling the status register.
VPPS
3
PP
≠V
PPH1/2/3
BWSS
2
.
DPS
HH
1
. Reading the block
PP
Rev. 1.3
R
0
PP
level
16

Related parts for LH28F008SCT-L85