MC68HC705C Motorola, MC68HC705C Datasheet - Page 51

no-image

MC68HC705C

Manufacturer Part Number
MC68HC705C
Description
HCMOS Microcontroller Unit
Manufacturer
Motorola
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MC68HC705C4A
Manufacturer:
MOT
Quantity:
60
Part Number:
MC68HC705C4ACFN
Manufacturer:
MOT
Quantity:
5 510
Part Number:
MC68HC705C4ACP
Manufacturer:
SANYO
Quantity:
919
Part Number:
MC68HC705C4CP
Quantity:
150
Part Number:
MC68HC705C68FN
Quantity:
5 510
Part Number:
MC68HC705C8AC
Manufacturer:
MOT
Quantity:
1 000
Part Number:
MC68HC705C8AC
Manufacturer:
MOT
Quantity:
1 000
Part Number:
MC68HC705C8AC
Manufacturer:
MOTOROLA/摩托罗拉
Quantity:
20 000
Part Number:
MC68HC705C8ACFB
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
MC68HC705C8ACFB
Manufacturer:
TI
Quantity:
47
Part Number:
MC68HC705C8ACFB
Manufacturer:
MOTOROLA/摩托罗拉
Quantity:
20 000
Part Number:
MC68HC705C8ACFN
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
MC68HC705C8ACFN
Manufacturer:
MOTOROLA/摩托罗拉
Quantity:
20 000
4.3.3 Port B Interrupts
MC68HC705C8A — Rev. 2.0
MOTOROLA
When these three conditions are true, a port B pin (PBx) acts as an
external interrupt pin:
MOR1 is an erasable, programmable read-only memory (EPROM)
register that enables the port B pullup device. Data from MOR1 is
latched on the rising edge of the voltage on the RESET pin. See
Mask Option Register
Port B external interrupt pins can be falling-edge sensitive only or both
falling-edge and low-level sensitive, depending on the state of the IRQ
bit in the option register at location $1FDF.
When the IRQ bit is a logic 1, a falling edge or a low level on a port B
external interrupt pin latches an external interrupt request. As long as
any port B external interrupt pin is low, an external interrupt request is
present, and the CPU continues to execute the interrupt service routine.
When the IRQ bit is a logic 0, a falling-edge only on a port B external
interrupt pin latches an external interrupt request. A subsequent port B
external interrupt request can be latched only after the voltage level of
the previous port B external interrupt signal returns to a logic 1 and then
falls again to a logic 0.
Figure 4-3
The corresponding port B pullup bit (PBPUx) in mask option
register 1 (MOR1) is programmed to a logic 1.
The corresponding port B data direction bit (DDRBx) in data
direction register B (DDRB) is a logic 0.
The clear interrupt mask (CLI) instruction has cleared the I bit in
the CCR.
shows the port B input/output (I/O) logic.
Interrupts
1.
Interrupt Sources
Technical Data
Interrupts
9.5.2
51

Related parts for MC68HC705C