A25L05P AMICC [AMIC Technology], A25L05P Datasheet - Page 15

no-image

A25L05P

Manufacturer Part Number
A25L05P
Description
2Mbit / 1Mbit / 512Kbit, Low Voltage, Serial Flash Memory With 85MHz SPI Bus Interface
Manufacturer
AMICC [AMIC Technology]
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
A25L05P
Manufacturer:
AMIC
Quantity:
18 000
Write Status Register (WRSR)
The Write Status Register (WRSR) instruction allows new
values to be written to the Status Register. Before it can be
accepted, a Write Enable (WREN) instruction must previously
have been executed. After the Write Enable (WREN)
instruction has been decoded and executed, the device sets
the Write Enable Latch (WEL).
The Write Status Register (WRSR) instruction is entered by
driving Chip Select (
and the data byte on Serial Data Input (DIO).
The instruction sequence is shown in Figure 7. The Write
Status Register (WRSR) instruction has no effect on b6, b5,
b1 and b0 of the Status Register. b6 and b5 are always read
as 0.
Chip Select (
data byte has been latched in. If not, the Write Status Register
(WRSR) instruction is not executed. As soon as Chip Select
(
(whose duration is t
Figure 7. Write Status Register (WRSR) Instruction Sequence
(August, 2007, Version 1.0)
S
) is driven High, the self-timed Write Status Register cycle
S
) must be driven High after the eighth bit of the
S
W
) Low, followed by the instruction code
) is initiated. While the Write Status
DIO
DO
S
C
0 1
High Impedance
2 3 4
Instruction
5 6 7
14
Register cycle is in progress, the Status Register may still be
read to check the value of the Write In Progress (WIP) bit.
The Write In Progress (WIP) bit is 1 during the self-timed
Write Status Register cycle, and is 0 when it is completed.
When the cycle is completed, the Write Enable Latch (WEL) is
reset.
The Write Status Register (WRSR) instruction allows the user
to change the values of the Block Protect (BP1, BP0) bits, to
define the size of the area that is to be treated as read-only,
as defined in Table 1. The Write Status Register (WRSR)
instruction also allows the user to set or reset the Status
Register Write Disable (SRWD) bit in accordance with the
Write Protect (
(SRWD) bit and Write Protect (
be put in the Hardware Protected Mode (HPM). The Write
Status Register (WRSR) instruction is not executed once the
Hardware Protected Mode (HPM) is entered.
MSB
7
8
A25L20P/A25L10P/A25L05P Series
6
9
Register In
10
Status
5
11 12 13 14 15
4
W
3
) signal. The Status Register Write Disable
2
1
AMIC Technology Corp.
0
W
) signal allow the device to

Related parts for A25L05P