A25L05P AMICC [AMIC Technology], A25L05P Datasheet - Page 14

no-image

A25L05P

Manufacturer Part Number
A25L05P
Description
2Mbit / 1Mbit / 512Kbit, Low Voltage, Serial Flash Memory With 85MHz SPI Bus Interface
Manufacturer
AMICC [AMIC Technology]
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
A25L05P
Manufacturer:
AMIC
Quantity:
18 000
Read Status Register (RDSR)
The Read Status Register (RDSR) instruction allows the
Status Register to be read. The Status Register may be read
at any time, even while a Program, Erase or Write Status
Register cycle is in progress. When one of these cycles is in
progress, it is recommended to check the Write In Progress
(WIP) bit before sending a new instruction to the device. It is
also possible to read the Status Register continuously, as
shown in Figure 6.
Table 6. Status Register Format
The status and control bits of the Status Register are as
follows:
WIP bit. The Write In Progress (WIP) bit indicates whether the
memory is busy with a Write Status Register, Program or
Erase cycle. When set to 1, such a cycle is in progress, when
reset to 0 no such cycle is in progress.
Figure 6. Read Status Register (RDSR) Instruction Sequence and Data-Out Sequence
(August, 2007, Version 1.0)
Status Register
SRWD
Write Protect
b7
0
DIO
DO
C
S
0
Block Protect Bits
Write Enable Latch Bit
BP1
0 1
High Impedance
BP0 WEL WIP
Write In Progress Bit
2 3 4
Instruction
5 6 7
b0
MSB
7
8
Status Register Out
6
9
5
10
13
4
11 12 13 14 15
WEL bit. The Write Enable Latch (WEL) bit indicates the
status of the internal Write Enable Latch. When set to 1 the
internal Write Enable Latch is set, when set to 0 the internal
Write Enable Latch is reset and no Write Status Register,
Program or Erase instruction is accepted.
BP1, BP0 bits. The Block Protect (BP1, BP0) bits are
non-volatile. They define the size of the area to be software
protected against Program and Erase instructions. These bits
are written with the Write Status Register (WRSR) instruction.
When one or both of the Block Protect (BP1, BP0) bits is set
to 1, the relevant memory area (as defined in Table 1.)
becomes protected against Page Program (PP) and Sector
Erase (SE) instructions. The Block Protect (BP1, BP0) bits can
be written provided that the Hardware Protected mode has not
been set. The Bulk Erase (BE) instruction is executed if, and
only if, both Block Protect (BP1, BP0) bits are 0.
SRWD bit. The Status Register Write Disable (SRWD) bit is
operated in conjunction with the Write Protect (
The Status Register Write Disable (SRWD) bit and Write
Protect (
Protected mode (when the Status Register Write Disable
(SRWD) bit is set to 1, and Write Protect (
In this mode, the non-volatile bits of the Status Register
(SRWD, BP1, BP0) become read-only bits and the Write
Status Register (WRSR) instruction is no longer accepted for
execution.
3
A25L20P/A25L10P/A25L05P Series
2
W
1
) signal allow the device to be put in the Hardware
0
MSB
7
Status Register Out
6
5
AMIC Technology Corp.
4
3
2
1
0
W
7
) is driven Low).
W
) signal.

Related parts for A25L05P