mpc8555e Freescale Semiconductor, Inc, mpc8555e Datasheet - Page 4

no-image

mpc8555e

Manufacturer Part Number
mpc8555e
Description
Mpc8555e Powerquicc Iii Processor With Integrated Security
Manufacturer
Freescale Semiconductor, Inc
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
mpc8555eCPXAJD
Quantity:
1
Part Number:
mpc8555eCPXAJD
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
mpc8555eCPXALF
Manufacturer:
FREESCAL
Quantity:
234
Part Number:
mpc8555eCPXALF
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
mpc8555eCVTAJD
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
mpc8555eCVTALF
Manufacturer:
Freescale Semiconductor
Quantity:
135
Part Number:
mpc8555eCVTALF
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
mpc8555ePXAJD
Manufacturer:
FREESCAL
Quantity:
234
Part Number:
mpc8555ePXAJD
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
mpc8555ePXALF
Manufacturer:
FREESCAL
Quantity:
996
Part Number:
mpc8555ePXAPF
Manufacturer:
FREESCALE
Quantity:
20 000
Overview
4
— Two full-duplex fast communications controllers (FCCs) that support the following protocols:
— Three full-duplex serial communications controllers (SCCs) support the following protocols:
— Universal serial bus (USB) controller that is full/low-speed compliant (multiplexed on an SCC)
— Serial peripheral interface (SPI) support for master or slave
— I
— Two serial management controllers (SMCs) supporting:
— Time-slot assigner supports multiplexing of data from any of the SCCs and FCCs onto eight
— User-defined interfaces
— Eight independent baud rate generators (BRGs)
— Four general-purpose 16-bit timers or two 32-bit timers
— General-purpose parallel ports—16 parallel I/O lines with interrupt capability
256 Kbytes of on-chip memory
— Can act as a 256-Kbyte level-2 cache
— Can act as a 256-Kbyte or two 128-Kbyte memory-mapped SRAM arrays
MPC8555E PowerQUICC™ III Integrated Communications Processor Hardware Specification, Rev. 4.2
– ATM protocol through two UTOPIA level 2 interfaces
– IEEE Std 802.3™/Fast Ethernet (10/100)
– HDLC
– Totally transparent operation
– High level/synchronous data link control (HDLC/SDLC)
– LocalTalk (HDLC-based local area network protocol)
– Universal asynchronous receiver transmitter (UART)
– Synchronous UART (1x clock mode)
– Binary synchronous communication (BISYNC)
– Totally transparent operation
– QMC support, providing 64 channels per SCC using only one physical TDM interface
– USB host mode
– Supports USB slave mode
– UART
– Transparent
– General-circuit interfaces (GCI)
time-division multiplexed (TDM) interfaces. The time-slot assigner supports the following
TDM formats:
– T1/CEPT lines
– T3/E3
– Pulse code modulation (PCM) highway interface
– ISDN primary rate
– Freescale interchip digital link (IDL)
– General circuit interface (GCI)
2
C bus controller
Freescale Semiconductor

Related parts for mpc8555e