VG36641641DT-6 Powerchip, VG36641641DT-6 Datasheet - Page 14

no-image

VG36641641DT-6

Manufacturer Part Number
VG36641641DT-6
Description
CMOS Synchronous Dynamic RAM
Manufacturer
Powerchip
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
VG36641641DT-6
Manufacturer:
VISC
Quantity:
87
VIS
3.Initiallization
4.Programming the Mode Register
Document :1G5-0177
Wrap Type (Burst Sequence)
Burst Length
malfunctioning.
inputs. The register retains data until it is reprogrammed or the device loses power.
1. Apply power and start clock. Attempt to maintain CKE high , DQN high and NOP condition at the inputs.
2. Maintain stable power, table clock , and NOP input conditions for a minimum of 200us.
3. Issue precharge commands for all bank. (PRE or PREA)
4. After all banks become idle state (after tRP), issue 8 or more auto-refresh commands.
5. Issue a mode register set command to initialize the mode regiser.
After these sequence, the SDRAM is in idle state and ready for normal operation.
the output bus will become high impedance.
“Sequential” or “Interleave”. The method chosen will depend on the type of CPU in the system.
CAS Latency
will be available.
grammed as 2 or 3.
The mode register is programmed by the mode register set command using address bits A13 through A0 as data
The mode register has four fields;
Options
CAS latency
Wrap type
Burst length
Burst Length is the number of words that will be output or input in read or write cycle. After a read burst is completed,
The burst length is programmable as 1, 2, 4, 8 or full page.
Before starting normal operation, the following power on sequence is necessary to prevent SDRAM from damged or
The wrap type specifies the order in which the burst data will be addressed. The order is programmable as either
Following mode register programming, no command can be asserted befor at least two clock cycles have elapsed.
CAS latency is the most critical parameter being set. It tells the device how many clocks must elapse before the data
The value is determined by the frequency of the clock and the speed grade of the device. The value can be pro-
: A2 through A0
: A13 through A7
: A6 through A4
: A3
VG36644041DT / VG36648041DT / VG36641641DT
Rev.5
CMOS Synchronous Dynamic RAM
Page 14

Related parts for VG36641641DT-6