LM3S1150-IQC50 Luminary Micro, Inc., LM3S1150-IQC50 Datasheet - Page 35

no-image

LM3S1150-IQC50

Manufacturer Part Number
LM3S1150-IQC50
Description
Microcontroller
Manufacturer
Luminary Micro, Inc.
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
LM3S1150-IQC50-A2
Manufacturer:
Texas Instruments
Quantity:
135
Part Number:
LM3S1150-IQC50-A2T
Manufacturer:
Texas Instruments
Quantity:
10 000
2.2.2
2.2.3
2.2.4
2.2.5
2.2.6
June 14, 2007
Embedded Trace Macrocell (ETM)
ETM was not implemented in the Stellaris
Cortex™-M3 Technical Reference Manual can be ignored.
Trace Port Interface Unit (TPIU)
The TPIU acts as a bridge between the Cortex-M3 trace data from the ITM, and an off-chip Trace
Port Analyzer. The Stellaris
This is similar to the non-ETM version described in the ARM® Cortex™-M3 Technical Reference
Manual, however, SWJ-DP only provides SWV output for the TPIU.
Figure 2-2. TPIU Block Diagram
ROM Table
The default ROM table was implemented as described in the ARM® Cortex™-M3 Technical
Reference Manual.
Memory Protection Unit (MPU)
The Memory Protection Unit (MPU) is included on the LM3S1150 controller and supports the standard
ARMv7 Protected Memory System Architecture (PMSA) model. The MPU provides full support for
protection regions, overlapping protection regions, access permissions, and exporting memory
attributes to the system.
Nested Vectored Interrupt Controller (NVIC)
The Nested Vectored Interrupt Controller (NVIC):
Facilitates low-latency exception and interrupt handling
Debug
Slave
Slave
ATB
APB
Port
Port
Luminary Micro Confidential-Advance Product Information
Interface
Interface
ATB
APB
®
devices have implemented TPIU as shown in Figure 2-2 on page 35.
Asynchronous FIFO
®
devices. This means Chapters 15 and 16 of the ARM®
(serializer)
Trace Out
LM3S1150 Microcontroller
Serial Wire
Trace Port
(SWO)
35

Related parts for LM3S1150-IQC50