71M6543F Maxim, 71M6543F Datasheet - Page 124

no-image

71M6543F

Manufacturer Part Number
71M6543F
Description
The 71M6543F/71M6543H are Teridian's 4th-generation polyphase metering system-on-chips (SoCs) with a 5MHz, 8051-compatible MPU core, low-power real-time clock (RTC) with digital temperature compensation, flash memory, and LCD driver
Manufacturer
Maxim
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
71M6543F-IGT
Manufacturer:
TERIDIAN
Quantity:
20 000
Part Number:
71M6543F-IGT/F
Manufacturer:
MAXIM
Quantity:
7
Part Number:
71M6543F-IGTR/F
Manufacturer:
Maxim Integrated
Quantity:
10 000
Part Number:
71M6543FT-IGT
Manufacturer:
MAXIM/美信
Quantity:
20 000
Part Number:
71M6543FT-IGT/F
Manufacturer:
MAXIM
Quantity:
5 100
71M6543F/H and 71M6543G/GH Data Sheet
The FREQSEL[1:0] field in CECONFIG (CE RAM 0x20[7:6]) selects the phase that is utilized to generate a sag
interrupt. Thus, a SAG_INT event occurs when the selected phase has satisfied the sag event criteria as
set by the SAG_THR (CE RAM 0x24) register and the SAG_CNT field in CECONFIG (CE RAM 0x20[19:8]).
When the SAG_INT bit (CE RAM 0x20[20]) is set to 1, a sag event generates a transition on the YPULSE
output. After a sag interrupt, the MPU should change the FREQSEL[1:0] setting to select the other phase,
if it is powered. Even though a sag interrupt is only generated on the selected phase, all three phases
are simultaneously checked for sag. The presence of power on a given phase can be sensed by directly
checking the SAG_A, SAG_B and SAG_C bits in CESTATUS (CE RAM 0x80[0:1]).
The EXT_TEMP bit enables temperature compensation by the MPU, when set to 1. When 0, internal (CE)
temperature compensation is enabled.
124
CECONFIG
19:8
7:6
4:2
bit
23
22
21
20
5
1
0
FREQSEL[1:0]
PULSE_SLOW
PULSE_FAST
EXT_PULSE
EXT_TEMP
EDGE_INT
SAG_CNT
SAG_INT
Reserved
Reserved
Name
Table 78: CECONFIG Bit Definitions (CE RAM 0x20)
© 2008–2011 Teridian Semiconductor Corporation
Default
(0xDA)
218
0
0
1
1
0
1
0
0
0
Description
Reserved.
When 1, the MPU controls temperature compensation via the
GAIN_ADJn (CE RAM 0x40-0x42), when 0, the CE is in control.
When 1, XPULSE produces a pulse for each zero-crossing of
the mains phase selected by FREQSEL[1:0] , which can be used
to interrupt the MPU.
When 1, activates the YPULSE/SEGDIO7 output when a sag is
detected (see
SEL[1:0].
The number of consecutive voltage samples below SAG_THR
(CE RAM 0x24) before a sag alarm is declared. The default value
is equivalent to 100 ms.
FREQSEL[1:0] selects the phase to be used for the frequency
monitor, sag detection, the phase-to-phase lag calculation and
for the zero crossing counter (MAINEDGE_X, CE RAM 0x83).
When zero, causes the pulse generators to respond to internal
data. WPULSE = WSUM_X (CE RAM 0x84), VPULSE = VARSUM_X
(CE RAM 0x88.) Otherwise, the generators respond to values the
MPU places in APULSEW and APULSER (CE RAM 0x45 and 0x49)
Reserved.
When PULSE_FAST = 1, the pulse generator input is increased
16x. When PULSE_SLOW = 1, the pulse generator input is
reduced by a factor of 64. These two parameters control the
pulse gain factor X (see table below). Allowed values are either
1 or 0. Default is 0 for both (X = 6).
PULSE_FAST PULSE_SLOW
FREQ SEL[1:0]
0
0
1
1
0
0
1
1
0
1
0
1
2.5.10)
Selected
Phase
on the phase selected with FREQ-
0
1
0
1
A
B
C
PH_AtoB_X
1.5 * 2
Not allowed
1.5 * 2
B-C
C-A
A-B
1.5 * 2
Do not use
Phases Selected
-4
= 0.09375
X
6
2
= 96
= 6
PH_AtoC_X
A-C
C-B
B-A
v1.2

Related parts for 71M6543F