SC68C2550BIB48,151 NXP Semiconductors, SC68C2550BIB48,151 Datasheet - Page 5

IC UART DUAL W/FIFO 48-LQFP

SC68C2550BIB48,151

Manufacturer Part Number
SC68C2550BIB48,151
Description
IC UART DUAL W/FIFO 48-LQFP
Manufacturer
NXP Semiconductors
Type
5 V, 3.3 V and 2.5 V dual UART, 5 Mbit/s with 16-byte FIFOsr
Datasheet

Specifications of SC68C2550BIB48,151

Number Of Channels
2, DUART
Package / Case
48-LQFP
Features
False-start Bit Detection
Fifo's
16 Byte
Voltage - Supply
2.5V, 3.3V, 5V
With Auto Flow Control
Yes
With False Start Bit Detection
Yes
With Modem Control
Yes
With Cmos
Yes
Mounting Type
Surface Mount
Data Rate
5 Mbps
Supply Voltage (max)
5.5 V
Supply Voltage (min)
2.25 V
Supply Current
4.5 mA
Maximum Operating Temperature
+ 85 C
Minimum Operating Temperature
- 40 C
Mounting Style
SMD/SMT
Operating Supply Voltage
2.5 V or 3.3 V or 5 V
Transmit Fifo
16Byte
Receive Fifo
16Byte
Transmitter And Receiver Fifo Counter
Yes
Package Type
LQFP
Operating Supply Voltage (max)
5.5V
Mounting
Surface Mount
Pin Count
48
Operating Temperature (min)
-40C
Operating Temperature (max)
85C
Operating Temperature Classification
Industrial
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Lead Free Status / RoHS Status
Lead free / RoHS Compliant, Lead free / RoHS Compliant
Other names
568-3296
935278765151
SC68C2550BIB48-S

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
SC68C2550BIB48,151
Manufacturer:
NXP Semiconductors
Quantity:
10 000
NXP Semiconductors
Table 2.
SC68C2550B_3
Product data sheet
Symbol
D0
D1
D2
D3
D4
D5
D6
D7
DSRA
DSRB
DTRA
DTRB
GND
IRQ
OP2A
OP2B
R/W
RESET
RIA
RIB
RTSA
RTSB
RXA
RXB
Pin description
Pin
44
45
46
47
48
1
2
3
39
20
34
35
17, 24
30
32
9
15
36
41
21
33
22
5
4
Type
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I
I
O
O
I
O
O
O
I
I
I
I
O
O
I
I
…continued
Description
Data bus (bidirectional). These pins are the 8-bit, 3-state data bus for transferring
information to or from the controlling CPU. D0 is the least significant bit and the first data bit
in a transmit or receive serial data stream.
Data Set Ready (active LOW). These inputs are associated with individual UART channels,
A through B. A logic 0 on this pin indicates the modem or data set is powered-on and is
ready for data exchange with the UART. This pin has no effect on the UART’s transmit or
receive operation.
Data Terminal Ready (active LOW). These outputs are associated with individual UART
channels, A through B. A logic 0 on this pin indicates that the SC68C2550B is powered-on
and ready. This pin can be controlled via the modem control register. Writing a logic 1 to
MCR[0] will set the DTRn output pin to logic 0, enabling the modem. This pin will be a logic 1
after writing a logic 0 to MCR[0], or after a reset. This pin has no effect on the UART’s
transmit or receive operation.
Signal and power ground.
Interrupt Request. Interrupts from UART channels A-B are wire-ORed internally to function
as a single IRQ interrupt. This pin transitions to a logic 0 (if enabled by the interrupt enable
register) whenever a UART channel(s) requires service. Individual channel interrupt status
can be determined by addressing each channel through its associated internal register,
using CS and A3. An external pull-up resistor must be connected between this pin and V
Output 2 (user-defined). This function is associated with individual channels A and B. The
state of these pins is defined by the user through the software settings of MCR[3].
OP2A/OP2B is a logic 0 when MCR[3] is set to a logic 1. OP2A/OP2B is a logic 1 when
MCR[3] is set to a logic 0. The output of these two pins is HIGH after reset.
A logic LOW on this pin will transfer the contents of the data bus (D[7:0]) from an external
CPU to an internal register that is defined by address bits A[2:0]. A logic HIGH on this pin
will load the contents of an internal register defined by address bits A[2:0] on the
SC68C2550B data bus (D[7:0]) for access by an external CPU.
Reset (active LOW). A logic 0 on this pin will reset the internal registers and all the outputs.
The UART transmitter output and the receiver input will be disabled during reset time. (See
Section 7.10 “SC68C2550B external reset condition”
Ring Indicator (active LOW). These inputs are associated with individual UART channels,
A through B. A logic 0 on this pin indicates the modem has received a ringing signal from the
telephone line. A logic 1 transition on this input pin will generate an interrupt.
Request to Send (active LOW). These outputs are associated with individual UART
channels, A through B. A logic 0 on the RTSn pin indicates the transmitter has data ready
and waiting to send. Writing a logic 1 in the modem control register MCR[1] will set this pin
to a logic 0, indicating data is available. After a reset this pin will be set to a logic 1. This pin
has no effect on the UART’s transmit or receive operation.
Receive data A, B. These inputs are associated with individual serial channel data to the
SC68C2550B receive input circuits, A-B. The RXn signal will be a logic 1 during reset, idle
(no data), or when the transmitter is disabled. During the local Loopback mode, the RXn
input pin is disabled and transmit data is connected to the UART receive input, internally.
5 V, 3.3 V and 2.5 V dual UART, 5 Mbit/s (max.), with 16-byte FIFOs
Rev. 03 — 9 October 2009
for initialization details.)
SC68C2550B
© NXP B.V. 2009. All rights reserved.
5 of 36
CC
.

Related parts for SC68C2550BIB48,151