SC68C2550BIB48,151 NXP Semiconductors, SC68C2550BIB48,151 Datasheet - Page 13

IC UART DUAL W/FIFO 48-LQFP

SC68C2550BIB48,151

Manufacturer Part Number
SC68C2550BIB48,151
Description
IC UART DUAL W/FIFO 48-LQFP
Manufacturer
NXP Semiconductors
Type
5 V, 3.3 V and 2.5 V dual UART, 5 Mbit/s with 16-byte FIFOsr
Datasheet

Specifications of SC68C2550BIB48,151

Number Of Channels
2, DUART
Package / Case
48-LQFP
Features
False-start Bit Detection
Fifo's
16 Byte
Voltage - Supply
2.5V, 3.3V, 5V
With Auto Flow Control
Yes
With False Start Bit Detection
Yes
With Modem Control
Yes
With Cmos
Yes
Mounting Type
Surface Mount
Data Rate
5 Mbps
Supply Voltage (max)
5.5 V
Supply Voltage (min)
2.25 V
Supply Current
4.5 mA
Maximum Operating Temperature
+ 85 C
Minimum Operating Temperature
- 40 C
Mounting Style
SMD/SMT
Operating Supply Voltage
2.5 V or 3.3 V or 5 V
Transmit Fifo
16Byte
Receive Fifo
16Byte
Transmitter And Receiver Fifo Counter
Yes
Package Type
LQFP
Operating Supply Voltage (max)
5.5V
Mounting
Surface Mount
Pin Count
48
Operating Temperature (min)
-40C
Operating Temperature (max)
85C
Operating Temperature Classification
Industrial
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Lead Free Status / RoHS Status
Lead free / RoHS Compliant, Lead free / RoHS Compliant
Other names
568-3296
935278765151
SC68C2550BIB48-S

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
SC68C2550BIB48,151
Manufacturer:
NXP Semiconductors
Quantity:
10 000
NXP Semiconductors
7. Register descriptions
Table 7.
[1]
[2]
[3]
SC68C2550B_3
Product data sheet
A2
General register set
0
0
0
0
0
0
1
1
1
1
Special register set
0
0
The value shown in represents the register’s initialized hexadecimal value; X = n/a.
Accessible only when LCR[7] is logic 0.
Baud rate registers accessible only when LCR[7] is logic 1.
A1
0
0
0
1
1
1
0
0
1
1
0
0
A0
0
0
1
0
0
1
0
1
0
1
0
1
SC68C2550B internal registers
Register Default
RHR
THR
IER
FCR
ISR
LCR
MCR
LSR
MSR
SPR
DLL
DLM
7.1 Transmit Holding Register (THR) and Receive Holding Register (RHR)
[3]
[2]
Table 7
assigned bit functions are more fully defined in
The serial transmitter section consists of an 8-bit Transmit Hold Register (THR) and
Transmit Shift Register (TSR). The status of the THR is provided in the Line Status
Register (LSR). Writing to the THR transfers the contents of the data bus (D7 to D0) to the
TSR and UART via the THR, providing that the THR is empty. The THR empty flag in the
LSR register will be set to a logic 1 when the transmitter is empty or when data is
transferred to the TSR. Note that a write operation can be performed when the THR
empty flag is set (logic 0 = at least one byte in FIFO/THR, logic 1 = FIFO/THR empty).
The serial receive section also contains an 8-bit Receive Holding Register (RHR) and a
Receive Serial Shift Register (RSR). Receive data is removed from the SC68C2550B and
receive FIFO by reading the RHR register. The receive section provides a mechanism to
XX
XX
00
00
01
00
00
60
X0
FF
XX
XX
details the assigned bit functions for the SC68C2550B internal registers. The
[1]
Bit 7
bit 7
bit 7
0
RCVR
trigger
(MSB)
FIFOs
enabled
divisor
latch
enable
0
FIFO
data
error
CD
bit 7
bit 7
bit 15
5 V, 3.3 V and 2.5 V dual UART, 5 Mbit/s (max.), with 16-byte FIFOs
Bit 6
bit 6
bit 6
0
RCVR
trigger
(LSB)
FIFOs
enabled
set break set parity even
0
THR and
TSR
empty
RI
bit 6
bit 6
bit 14
Rev. 03 — 9 October 2009
Bit 5
bit 5
bit 5
0
reserved
0
0
0
THR
empty
DSR
bit 5
bit 5
bit 13
Bit 4
bit 4
bit 4
0
reserved
0
0
parity
loop back OP2
break
interrupt
CTS
bit 4
bit 4
bit 12
Section 7.1
Bit 3
bit 3
bit 3
modem
status
interrupt
DMA
mode
select
INT
priority
bit 2
parity
enable
control
framing
error
bit 3
bit 3
bit 11
CD
through
SC68C2550B
Bit 2
bit 2
bit 2
receive
line
status
interrupt
XMIT
FIFO
reset
INT
priority
bit 1
stop bits word
(OP1)
parity
error
bit 2
bit 2
bit 10
RI
Section
© NXP B.V. 2009. All rights reserved.
Bit 1
bit 1
bit 1
transmit
holding
register
interrupt
RCVR
FIFO
reset
INT
priority
bit 0
length
bit 1
RTS
overrun
error
bit 1
bit 1
bit 9
DSR
7.10.
Bit 0
bit 0
bit 0
receive
holding
register
FIFOs
enable
INT
status
word
length
bit 0
DTR
receive
data
ready
bit 0
bit 0
bit 8
CTS
13 of 36

Related parts for SC68C2550BIB48,151