SC68C2550BIB48,151 NXP Semiconductors, SC68C2550BIB48,151 Datasheet - Page 14

IC UART DUAL W/FIFO 48-LQFP

SC68C2550BIB48,151

Manufacturer Part Number
SC68C2550BIB48,151
Description
IC UART DUAL W/FIFO 48-LQFP
Manufacturer
NXP Semiconductors
Type
5 V, 3.3 V and 2.5 V dual UART, 5 Mbit/s with 16-byte FIFOsr
Datasheet

Specifications of SC68C2550BIB48,151

Number Of Channels
2, DUART
Package / Case
48-LQFP
Features
False-start Bit Detection
Fifo's
16 Byte
Voltage - Supply
2.5V, 3.3V, 5V
With Auto Flow Control
Yes
With False Start Bit Detection
Yes
With Modem Control
Yes
With Cmos
Yes
Mounting Type
Surface Mount
Data Rate
5 Mbps
Supply Voltage (max)
5.5 V
Supply Voltage (min)
2.25 V
Supply Current
4.5 mA
Maximum Operating Temperature
+ 85 C
Minimum Operating Temperature
- 40 C
Mounting Style
SMD/SMT
Operating Supply Voltage
2.5 V or 3.3 V or 5 V
Transmit Fifo
16Byte
Receive Fifo
16Byte
Transmitter And Receiver Fifo Counter
Yes
Package Type
LQFP
Operating Supply Voltage (max)
5.5V
Mounting
Surface Mount
Pin Count
48
Operating Temperature (min)
-40C
Operating Temperature (max)
85C
Operating Temperature Classification
Industrial
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Lead Free Status / RoHS Status
Lead free / RoHS Compliant, Lead free / RoHS Compliant
Other names
568-3296
935278765151
SC68C2550BIB48-S

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
SC68C2550BIB48,151
Manufacturer:
NXP Semiconductors
Quantity:
10 000
NXP Semiconductors
SC68C2550B_3
Product data sheet
7.2 Interrupt Enable Register (IER)
prevent false starts. On the falling edge of a start or false start bit, an internal receiver
counter starts counting clocks at the 16 clock rate. After 7
should be shifted to the center of the start bit. At this time the start bit is sampled, and if it
is still a logic 0 it is validated. Evaluating the start bit in this manner prevents the receiver
from assembling a false character. Receiver status codes will be posted in the LSR.
The Interrupt Enable Register (IER) masks the interrupts from receiver ready, transmitter
empty, line status and modem status registers. These interrupts would normally be seen
on the IRQ output pin.
Table 8.
Bit
7:4
3
2
1
0
Symbol
IER[7:4]
IER[3]
IER[2]
IER[1]
IER[0]
Interrupt Enable Register bits description
5 V, 3.3 V and 2.5 V dual UART, 5 Mbit/s (max.), with 16-byte FIFOs
Description
not used
Modem Status Interrupt. This interrupt will be issued whenever there is a
modem status change as reflected in MSR[3:0].
Receive Line Status interrupt. This interrupt will be issued whenever a
receive data error condition exists as reflected in LSR[4:1].
Transmit Holding Register interrupt. In the 16C450 mode, this interrupt will
be issued whenever the THR is empty, and is associated with LSR[5]. In the
FIFO modes, this interrupt will be issued whenever the FIFO is empty.
Receive Holding Register. In the 68C450 mode, this interrupt will be issued
when the RHR has data, or is cleared when the RHR is empty. In the FIFO
mode, this interrupt will be issued when the FIFO has reached the
programmed trigger level or is cleared when the FIFO drops below the
trigger level.
Rev. 03 — 9 October 2009
logic 0 = disable the modem status register interrupt (normal default
condition)
logic 1 = enable the modem status register interrupt
logic 0 = disable the receiver line status interrupt (normal default
condition)
logic 1 = enable the receiver line status interrupt
logic 0 = disable the Transmit Holding Register Empty (TXRDY) interrupt
(normal default condition)
logic 1 = enable the TXRDY (ISR level 3) interrupt
logic 0 = disable the receiver ready (ISR level 2, RXRDY) interrupt
(normal default condition)
logic 1 = enable the RXRDY (ISR level 2) interrupt
1
2
SC68C2550B
clocks, the start bit time
© NXP B.V. 2009. All rights reserved.
14 of 36

Related parts for SC68C2550BIB48,151