PI7C8150AMAE Pericom Semiconductor, PI7C8150AMAE Datasheet - Page 62

no-image

PI7C8150AMAE

Manufacturer Part Number
PI7C8150AMAE
Description
IC PCI-PCI BRIDGE 2PORT 208-FQFP
Manufacturer
Pericom Semiconductor
Datasheet

Specifications of PI7C8150AMAE

Applications
*
Interface
*
Voltage - Supply
*
Package / Case
208-FQFP
Mounting Type
Surface Mount
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
PI7C8150AMAE
Quantity:
41
Part Number:
PI7C8150AMAE
Quantity:
16 735
Part Number:
PI7C8150AMAE
Manufacturer:
Pericom
Quantity:
10 000
Company:
Part Number:
PI7C8150AMAE
Quantity:
999
Part Number:
PI7C8150AMAE-33
Quantity:
65
Part Number:
PI7C8150AMAE-33
Quantity:
274
06-0057
6.4
SYSTEM ERROR (SERR_L) REPORTING
PI7C8150A uses the P_SERR_L signal to report conditionally a number of system error
conditions in addition to the special case parity error conditions described in Section 6.2.3.
Whenever assertion of P_SERR_L is discussed in this document, it is assumed that the
following conditions apply:
In compliance with the PCI-to-PCI Bridge Architecture Specification, PI7C8150A asserts
P_SERR_L when it detects the secondary SERR_L input, S_SERR_L, asserted and the
SERR_L forward enable bit is set in the bridge control register. In addition, PI7C8150A
also sets the received system error bit in the secondary status register.
PI7C8150A also conditionally asserts P_SERR_L for any of the following reasons:
2
3
The parity error was detected on the target (secondary) bus but not on the initiator (primary) bus.
The parity error was detected on the target (primary) bus but not on the initiator (secondary) bus.
P_SERR_L
1
1
0
0
1
1
1
1
1
X = don’t care
2
3
(asserted)
For PI7C8150A to assert P_SERR_L for any reason, the SERR_L enable bit must be
set in the command register.
Whenever PI7C8150A asserts P_SERR_L, PI7C8150A must also set the signaled
system error bit in the status register.
Target abort detected during posted write transaction
Master abort detected during posted write transaction
Posted write data discarded after 2
received)
Parity error reported on target bus during posted write transaction (see previous
section)
Delayed write data discarded after 2
received)
Delayed read data cannot be transferred from target after 2
target retries received)
Transaction Type
Read
Posted Write
Posted Write
Posted Write
Posted Write
Delayed Write
Delayed Write
Delayed Write
Delayed Write
Page 62 of 111
Direction
Upstream
Downstream
Downstream
Upstream
Upstream
Downstream
Downstream
Upstream
Upstream
24
24
(default) attempts to deliver (2
(default) attempts to deliver (2
Secondary
Secondary
Primary
Secondary
Primary
Primary
Secondary
Primary
Secondary
Bus Where Error
2-PORT PCI-TO-PCI BRIDGE
Was Detected
APRIL 2006 – Revision 1.1
24
(default) attempts (2
24
24
target retries
x / x
x / x
1 / 1
1 / 1
x / x
x / x
x / x
x / x
x / x
target retries
Secondary Parity
Error Response
Primary /
PI7C8150A
Bits
24

Related parts for PI7C8150AMAE