LM93CIMT/NOPB National Semiconductor, LM93CIMT/NOPB Datasheet - Page 78

IC HARDWARE MONITOR 56-TSSOP

LM93CIMT/NOPB

Manufacturer Part Number
LM93CIMT/NOPB
Description
IC HARDWARE MONITOR 56-TSSOP
Manufacturer
National Semiconductor
Datasheet

Specifications of LM93CIMT/NOPB

Applications
Monitors
Interface
2-Wire SMBus
Voltage - Supply
3 V ~ 3.6 V
Package / Case
56-TSSOP
Mounting Type
Surface Mount
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Other names
*LM93CIMT
*LM93CIMT/NOPB
LM93CIMT

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
LM93CIMT/NOPB
Manufacturer:
Intersil
Quantity:
169
www.national.com
Register
Address
16.0 Registers
16.8.24 Register E2h LM93 Status Control
E2h
Read/
Write
R/W
Lock
X
LM93 Status/
Register
Control
Name
Bit
5:4
0
1
2
3
6
7
(Continued)
TACH_EDGE
HOST_ERR
BMC_ERR
GP15_AM
GPI4_AM
OVRID
Name
_ERR
Bit 7
BMC
ASF
TACH_EDGE
0h
1h
2h
3h
HOST
_ERR
Bit 6
R/W
R/W
R/W
R/W
R/W
R/W
R
R
Bit 5
TACH_EDGE
If this bit is set, all PWM outputs go to 100% duty
cycle.
If this bit is set, BMC error registers support ASF, i.e.
reset on read. When not in ASF mode, a write “1” is
required to clear the bits in the BMC error status
registers.
GPI4 Auto Mask Enable
If this bit is set, an error event on GPI4 causes all
other error events to be masked.
The BMC Error Status registers do not reflect any
new error events until the GPI4_ERR bit is cleared in
the B_GPI Error Status register. The HOST Error
Status registers do not reflect any new error events
until the GPI4_ERR bit is cleared in the H_GPI Error
Status register.
If a CPU_THERMTRIP signal is connected to GPIO4,
this ensures that unwanted error events do not fire
once CPU_THERMTRIP is asserted.
GPI5 Auto Mask Enable
This bit works exactly the same as GPI4_AM, but
applies to GPI5.
This field determines what type of edges are used for
measuring fan tach pulses. This effects all four
tachometer inputs.
This bit gets set if any error bit is set in any of the
Host Error Status registers (H_).
This bit gets set if any error bit is set in any of the
BMC Error Status registers (B_). When this bit is set,
ALERT are asserted if enabled.
Either rising or falling edges may
be used.
Rising edges only
Falling edges only
Reserved
78
Tachometer Measurements
Bit 4
Edge Type Used for
GPI5_AM GPI4_AM
Bit 3
Description
Bit 2
Bit 1
ASF
OVRID
Bit 0
Default
Value
00h

Related parts for LM93CIMT/NOPB