PIC18F6585-I/PT Microchip Technology Inc., PIC18F6585-I/PT Datasheet - Page 311

no-image

PIC18F6585-I/PT

Manufacturer Part Number
PIC18F6585-I/PT
Description
64 PIN, 48 KB FLASH, 3328 RAM, 52 I/O
Manufacturer
Microchip Technology Inc.
Datasheet

Specifications of PIC18F6585-I/PT

A/d Inputs
12-Channel, 10-Bit
Comparators
2
Cpu Speed
10 MIPS
Eeprom Memory
1024 Bytes
Input Output
53
Interface
CAN/I2C/SPI/USART
Memory Type
Flash
Number Of Bits
8
Package Type
64-pin TQFP
Programmable Memory
48K Bytes
Ram Size
3.3K Bytes
Speed
40 MHz
Timers
1-8-bit, 3-16-bit
Voltage, Range
2-5.5 V
Lead Free Status / Rohs Status
RoHS Compliant part Electrostatic Device

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
PIC18F6585-I/PT
Manufacturer:
Microchip Technology
Quantity:
10 000
Part Number:
PIC18F6585-I/PT
Manufacturer:
MICROCHIP/微芯
Quantity:
20 000
REGISTER 23-45: SDFLC: STANDARD DATA BYTES FILTER LENGTH COUNT REGISTER
REGISTER 23-46: RXFCONn: RECEIVE FILTER CONTROL REGISTER n [0
 2004 Microchip Technology Inc.
RXFCON0
RXFCON1
bit 7-0
bit 7-5
bit 4-0
bit 7
Unimplemented: Read as ‘0’
FLC4:FLC0: Filter Length Count bits
Mode 0:
Not used; forced to ‘00000’.
Mode 1, 2:
00000-10010 = 0
If DLC3:DLC0 = 0000 No bits will be compared with incoming data bits
If DLC3:DLC0 = 0001 Up to 8 data bits of RXFnEID<7:0>, as determined by FLC2:FLC0, will
If DLC3:DLC0 = 0010 Up to 16 data bits of RXFnEID<15:0>, as determined by FLC3:FLC0,
If DLC3:DLC0 = 0011 Up to 18 data bits of RXFnEID<17:0>, as determined by FLC4:FLC0,
Legend:
R = Readable bit
- n = Value at POR
bit 7
RXFnEN: Receive Filter n Enable bit
0 = Filter is disabled
1 = Filter is enabled
Legend:
R = Readable bit
- n = Value at POR
RXF15EN
Note 1: This register is available in Mode 1 and 2 only.
RXF7EN
Note 1: This register is available in Mode 1 and 2 only.
R/W-0
R/W-0
U-0
RXF14EN RXF13EN RXF12EN RXF11EN RXF10EN RXF9EN
RXF6EN
R/W-0
R/W-0
U-0
PIC18F6585/8585/6680/8680
18 bits are available for standard data byte filter. Actual number of bits
used depends on DLC3:DLC0 bits (RXBnDLC<3:0> or BnDLC<3:0> if
configured as RX buffer) of message being received.
be compared with the corresponding number of data bits of the
incoming message
will be compared with the corresponding number of data bits of the
incoming message
will be compared with the corresponding number of data bits of the
incoming message
W = Writable bit
‘1’ = Bit is set
W = Writable bit
‘1’ = Bit is set
RXF5EN
R/W-1
R/W-0
U-0
RXF4EN
R/W-0
FLC4
R/W-1
R/W-1
U = Unimplemented bit, read as ‘0’
‘0’ = Bit is cleared
RXF3EN
U = Unimplemented bit, read as ‘0’
‘0’ = Bit is cleared
R/W-0
FLC3
R/W-1
R/W-0
RXF2EN
R/W-0
R/W-1
R/W-0
FLC2
n
x = Bit is unknown
x = Bit is unknown
1]
RXF1EN
R/W-0
R/W-1
R/W-0
FLC1
(1)
DS30491C-page 309
(1)
RXF0EN
RXF8EN
R/W-0
R/W-1
R/W-0
FLC0
bit 0
bit 0

Related parts for PIC18F6585-I/PT