LAN9420I-NU SMSC, LAN9420I-NU Datasheet - Page 151

IC ETHERNET CTRLR SGL 128VTQFP

LAN9420I-NU

Manufacturer Part Number
LAN9420I-NU
Description
IC ETHERNET CTRLR SGL 128VTQFP
Manufacturer
SMSC
Type
Single Chip MAC and PHY Controllerr
Datasheets

Specifications of LAN9420I-NU

Controller Type
Ethernet Controller
Interface
PCI
Voltage - Supply
3 V ~ 3.6 V
Current - Supply
145mA
Operating Temperature
-40°C ~ 85°C
Mounting Type
Surface Mount
Package / Case
128-TQFP, 128-VQFP
Product
Ethernet Controllers
Number Of Transceivers
1
Standard Supported
802.3, 802.3u
Data Rate
10 MB, 100 MB
Supply Voltage (max)
3.6 V
Supply Voltage (min)
1.6 V
Maximum Operating Temperature
+ 85 C
Ethernet Connection Type
10/100 Base-T
Minimum Operating Temperature
- 40 C
Mounting Style
SMD/SMT
Lead Free Status / Rohs Status
Lead free / RoHS Compliant
Other names
638-1085

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
LAN9420I-NU
Manufacturer:
Standard
Quantity:
368
Part Number:
LAN9420I-NU
Manufacturer:
SMSC
Quantity:
7 468
Part Number:
LAN9420I-NU
Manufacturer:
Microchip Technology
Quantity:
10 000
Single-Chip Ethernet Controller with HP Auto-MDIX Support and PCI Interface
Datasheet
SMSC LAN9420/LAN9420i
4.6.1
24:22
BITS
31
30
29
28
27
26
25
21
20
19
PME Support from D3
When this bit is set, LAN9420/LAN9420i is capable asserting nPME from the
D3
the D3
This bit reflects the setting of the VAUXDET input pin.
PME Support from D3
This bit is set indicating that LAN9420/LAN9420i is capable asserting nPME
from the D3
PME Support from D2 (PME_IN_D2)
This bit is cleared since LAN9420/LAN9420i does not support the D2 power
management state.
PME Support from D1 (PME_IN_D1)
This bit is cleared since LAN9420/LAN9420i does not support the D1 power
management state.
PME Support from D0 (PME_IN_D0)
This bit is set indicating that LAN9420/LAN9420i is capable asserting nPME
from the D0 state.
D2 Power State Support (D2_SUP)
This bit is cleared since LAN9420/LAN9420i does not support the D2 power
management state.
D1 Power State Support (D1_SUP)
This bit is cleared since LAN9420/LAN9420i does not support the D1 power
management state.
3.3Vaux Power Supply Current Draw (AUX_CURRENT)
This field indicates the auxiliary power requirements for the
LAN9420/LAN9420i device. This field is dependant on the state of the
VAUXDET input pin.
When VAUXDET is cleared, this field is cleared to 000b to indicate that there
is no current draw from the 3.3Vaux power supply. When VAUXDET is set,
this field is set to a value of 110b to indicate a current draw of 320mA from
the 3.3Vaux power supply.
Device Specific Initialization (DSI)
This bit returns zero, indicating that there are no device specific initialization
requirements.
RESERVED
PME Clock (CLK4PME)
This bit is cleared to indicate that LAN9420/LAN9420i does not require the
presence of PCICLK in order to assert nPME.
PCI Power Management Capabilities Register (PCI_PMC)
This register implements the standard capability structure used to define power management features
in a PCI device. The capabilities structure is documented in the PCI Bus Power Management Interface
Specification Revision 1.1. The host uses this register check supported power states and features.
Note: The format of this register is equivalent to offsets 3:0 of the Power Management Register Block
COLD
COLD
state. When this bit is cleared, the device will not assert nPME from
Definition as described in the PCI Bus Power Management Interface Specification Revision 1.1.
Offset:
HOT
state.
state.
COLD
HOT
(PME_IN_D3H)
(PME_IN_D3C)
DESCRIPTION
78h
DATASHEET
151
Size:
32 bits
TYPE
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
Revision 1.4 (12-17-08)
DEFAULT
Note 4.10
Note 4.10
1b
0b
0b
1b
0b
0b
0b
0b
0b

Related parts for LAN9420I-NU