CY7C67200-48BAXI Cypress Semiconductor Corp, CY7C67200-48BAXI Datasheet - Page 5

USB HOST/PERIPH CNTRLR 48LFBGA

CY7C67200-48BAXI

Manufacturer Part Number
CY7C67200-48BAXI
Description
USB HOST/PERIPH CNTRLR 48LFBGA
Manufacturer
Cypress Semiconductor Corp
Series
EZ-OTG™r
Type
OTG Programmable USB On The Gor
Datasheet

Specifications of CY7C67200-48BAXI

Package / Case
48-LFBGA
Controller Type
USB Peripheral Controller
Interface
Serial
Voltage - Supply
2.7 V ~ 3.6 V, 3 V ~ 3.6 V
Current - Supply
80mA, 135mA
Operating Temperature
-40°C ~ 85°C
Mounting Type
Surface Mount
Data Rate
2 Mbps
Maximum Operating Temperature
+ 85 C
Minimum Operating Temperature
- 40 C
Mounting Style
SMD/SMT
Operating Temperature Range
- 40 C to + 85 C
Supply Current
80 mA
Supply Voltage (max)
3.6 V
Supply Voltage (min)
2.7 V
Operating Supply Voltage
2.7 V to 3.6 V
Controller Family/series
PSoC 1
Core Size
16 Bit
No. Of I/o's
25
Program Memory Size
16KB
Ram Memory Size
8KB
Cpu Speed
48MHz
No. Of Timers
2
Rohs Compliant
Yes
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
For Use With
CY3663 - KIT DEV EZ-OTG/EZ-HOST
Lead Free Status / Rohs Status
Lead free / RoHS Compliant
Other names
428-2262
CY7C67200-48BAXI

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
CY7C67200-48BAXI
Manufacturer:
CYPRESS
Quantity:
1 500
Part Number:
CY7C67200-48BAXI
Manufacturer:
CY
Quantity:
6
Part Number:
CY7C67200-48BAXI
Manufacturer:
Cypress Semiconductor Corp
Quantity:
10 000
Part Number:
CY7C67200-48BAXI
Manufacturer:
CY
Quantity:
1 000
Part Number:
CY7C67200-48BAXI
Manufacturer:
CYPRESS/赛普拉斯
Quantity:
20 000
Company:
Part Number:
CY7C67200-48BAXI
Quantity:
9 000
Part Number:
CY7C67200-48BAXIT
Manufacturer:
XAC
Quantity:
105
Part Number:
CY7C67200-48BAXIT
Manufacturer:
Cypress Semiconductor Corp
Quantity:
10 000
Part Number:
CY7C67200-48BAXIT
Manufacturer:
CYPRESS/赛普拉斯
Quantity:
20 000
Document #: 38-08014 Rev. *G
Host Port Interface (HPI)
EZ-OTG has an HPI interface. The HPI interface provides
DMA access to the EZ-OTG internal memory by an external
host, plus a bidirectional mailbox register for supporting
high-level communication protocols. This port is designed to
be the primary high-speed connection to a host processor.
Complete control of EZ-OTG can be accomplished through
this interface via an extensible API and communication
protocol. Other than the hardware communication protocols, a
host processor has identical control over EZ-Host whether
connecting to the HPI or HSS port. The HPI interface is
exposed through GPIO pins.
Note It should be noted that for up to 3 ms after BIOS starts
executing, GPIO[24:19] and GPIO[15:8] will be driven as
outputs for a test mode. If these pins need to be used as inputs,
a series resistor is required (10 ohm to 48 ohm is recom-
mended). Refer to BIOS documentation for addition details.
See section “Reset Pin” on page
HPI Features
HPI Pins
Table 9. HPI Interface Pins
Notes
INT
nRD
nWR
nCS
A1
A0
D15
D14
D13
D12
D11
D10
D9
D8
1. HPI_INT is for the Outgoing Mailbox Interrupt.
2. HPI strobes are negative logic sampled on rising edge.
• 16-bit data bus interface
• 16 MB/s throughput
• Auto-increment of address pointer for fast block mode
• Direct memory access (DMA) to internal memory
• Bidirectional Mailbox register
• Byte Swapping
• Complete access to internal memory
• Complete control of SIEs through HPI
• Dedicated HPI Status register
transfers
Pin Name
[1, 2]
9.
Pin Number
G4
G5
H4
H5
H6
F5
F6
E4
E5
E6
D4
D5
C6
C5
Table 9. HPI Interface Pins
The two HPI address pins are used to address one of four
possible HPI port registers as shown in
Table 10.HPI Addressing
Charge Pump Interface
VBUS for the USB On-The-Go (OTG) port can be produced by
EZ-OTG using its built-in charge pump and some external
components. The circuit connections should look similar to
Figure 1
Component details:
If the VBUS charge pump circuit is not to be used,
CSWITCHA, CSWITCHB, and OTGVBUS can be left uncon-
nected.
CY7C67200
D7
D6
D5
D4
D3
D2
D1
D0
HPI Data
HPI Mailbox
HPI Address
HPI Status
• D1 and D2: Schottky diodes with a current rating greater
• C1: Ceramic capacitor with a capacitance of 0.1 µF.
• C2: Capacitor value must be no more that 6.5 µF since that
than 60 mA.
is the maximum capacitance allowed by the USB OTG
specification for a dual-role device. The minimum value of
C2 is 1 µF. There are no restrictions on the type of capacitor
for C2.
CSWITCHB
CSWITCHA
OTGVBUS
HPI A[1:0]
below.
Pin Name
Figure 1. Charge Pump
D1
C1
[1, 2]
(continued)
A1
0
0
1
1
Pin Number
D2
Table 10
CY7C67200
B5
B4
C4
B3
A3
C3
A2
B2
C2
Page 5 of 78
below.
A0
0
1
0
1
VBUS
[+] Feedback

Related parts for CY7C67200-48BAXI