EP1C3T100C7 Altera, EP1C3T100C7 Datasheet - Page 55

IC CYCLONE FPGA 2910 LE 100-TQFP

EP1C3T100C7

Manufacturer Part Number
EP1C3T100C7
Description
IC CYCLONE FPGA 2910 LE 100-TQFP
Manufacturer
Altera
Series
Cyclone®r
Datasheet

Specifications of EP1C3T100C7

Number Of Logic Elements/cells
2910
Number Of Labs/clbs
291
Total Ram Bits
59904
Number Of I /o
65
Voltage - Supply
1.425 V ~ 1.575 V
Mounting Type
Surface Mount
Operating Temperature
0°C ~ 85°C
Package / Case
100-TQFP, 100-VQFP
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Number Of Gates
-
Other names
544-1015

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP1C3T100C7
Manufacturer:
ALTERA
Quantity:
455
Part Number:
EP1C3T100C7
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP1C3T100C7
Manufacturer:
ALTERA
0
Part Number:
EP1C3T100C7
Manufacturer:
ALTERA
Quantity:
20 000
Part Number:
EP1C3T100C7N
Manufacturer:
ALTERA
Quantity:
364
Part Number:
EP1C3T100C7N
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP1C3T100C7N
Manufacturer:
ALTERA
0
Part Number:
EP1C3T100C7N
Manufacturer:
ALTERA
Quantity:
20 000
Figure 2–34. DDR SDRAM and FCRAM Interfacing
Altera Corporation
May 2008
PLL
OE
Phase Shifted -90˚
Register
OE LE
Register
OE LE
GND
V
CC
Output LE
Output LE
Register
Register
Programmable Drive Strength
The output buffer for each Cyclone device I/O pin has a programmable
drive strength control for certain I/O standards. The LVTTL and
LVCMOS standards have several levels of drive strength that the designer
can control. SSTL-3 class I and II, and SSTL-2 class I and II support a
minimum setting, the lowest drive strength that guarantees the I
Programmable
Delay Chain
clk
DQS
Δ t
OE
Register
OE LE
Global Clock
Register
OE LE
DataA
DataB
Output LE
Output LE
Registers
Registers
-90˚ clk
DQ
Adjacent LAB LEs
Register
Register
LE
LE
Registers
Registers
Input LE
Input LE
I/O Structure
Preliminary
Adjacent
LAB LEs
Resynchronizing
Global Clock
OH
/I
2–49
OL

Related parts for EP1C3T100C7