MT48H4M16LFB4-75 Micron Technology Inc, MT48H4M16LFB4-75 Datasheet - Page 35

no-image

MT48H4M16LFB4-75

Manufacturer Part Number
MT48H4M16LFB4-75
Description
Manufacturer
Micron Technology Inc
Type
SDRAMr
Datasheet

Specifications of MT48H4M16LFB4-75

Organization
4Mx16
Density
64Mb
Address Bus
14b
Maximum Clock Rate
133MHz
Operating Supply Voltage (typ)
1.8V
Package Type
VFBGA
Operating Temp Range
0C to 70C
Operating Supply Voltage (max)
1.9V
Operating Supply Voltage (min)
1.7V
Supply Current
50mA
Pin Count
54
Mounting
Surface Mount
Operating Temperature Classification
Commercial
Lead Free Status / Rohs Status
Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MT48H4M16LFB4-75 IT:H
Manufacturer:
Micron Technology Inc
Quantity:
10 000
Part Number:
MT48H4M16LFB4-75 IT:H TR
Manufacturer:
Micron Technology Inc
Quantity:
10 000
Part Number:
MT48H4M16LFB4-75:H
Manufacturer:
Micron Technology Inc
Quantity:
10 000
Part Number:
MT48H4M16LFB4-75:H
Manufacturer:
MICRON
Quantity:
20 000
Part Number:
MT48H4M16LFB4-75:H TR
Manufacturer:
Micron Technology Inc
Quantity:
10 000
Part Number:
MT48H4M16LFB4-75IT:H
Manufacturer:
ISSI
Quantity:
171
Table 6:
PDF: 09005aef8237ed98, Source: 09005aef8237ed68
64mb_x16_Mobile SDRAM_Y24L_2.fm - Rev. B 10/06 EN
CKE
H
H
L
L
n-1
CKE
H
H
Truth Table 2 – CKE
Notes: 1–4; notes appear below table
L
L
n
Notes:
Deep power-down
Deep power-down
Reading or writing
Current State
Clock suspend
Clock suspend
All banks idle
All banks idle
All banks idle
Power-down
Power-down
Self refresh
Self refresh
1. CKE
2. Current state is the state of the SDRAM immediately prior to clock edge n.
3. COMMAND
4. All states and sequences not shown are illegal or reserved.
5. Exiting power-down at clock edge n will put the device in the all banks idle state in time for
6. Exiting self refresh at clock edge n will put the device in the all banks idle state once
7. After exiting clock suspend at clock edge n, the device will resume operation and recognize
8. Deep power-down is a power-saving feature of this Mobile SDRAM device. This command is
clock edge.
MAND
clock edge n + 1 (provided that
met. COMMAND INHIBIT or NOP commands should be issued on any clock edges occurring
during the
period.
the next command at clock edge n + 1.
BURST TERMINATE when CKE is HIGH and deep power-down when CKE is LOW.
n
is the logic state of CKE at clock edge n; CKE
n
.
t
n
XSR period. A minimum of two NOP commands must be provided during
is the command registered at clock edge n, and ACTION
COMMAND INHIBIT or NOP
COMMAND INHIBIT or NOP
COMMAND INHIBIT or NOP
See Table 7 on page 36
BURST TERMINATE
AUTO REFRESH
Command
VALID
35
X
X
X
X
X
X
t
CKS is met).
n
Micron Technology, Inc., reserves the right to change products or specifications without notice.
64Mb: 4 Meg x 16 Mobile SDRAM
n-1
Maintain deep power-down
Deep power-down entry
was the state of CKE at the previous
Maintain clock suspend
Exit deep power-down
Maintain power-down
Maintain self refresh
Clock suspend entry
Power-down entry
Exit clock suspend
Exit Power-down
Self refresh entry
Exit self refresh
Action
©2006 Micron Technology, Inc. All rights reserved.
n
n
is a result of COM-
Notes
t
XSR is
t
8
5
8
6
7
8
XSR

Related parts for MT48H4M16LFB4-75