W83877ATG Nuvoton Technology Corporation of America, W83877ATG Datasheet - Page 148

no-image

W83877ATG

Manufacturer Part Number
W83877ATG
Description
Manufacturer
Nuvoton Technology Corporation of America
Datasheet

Specifications of W83877ATG

Lead Free Status / RoHS Status
Supplier Unconfirmed
URBCNT7 - URBCNT0 (Bit 7 - bit 0): UART B idle timer count.
This register is used to specify the initial value of UART B idle timer. Once UART B enters the working
state (that is, after any access to this device, any IRQ, and any external input), the power down
machine of UART B reloads this count value and the idle timer counts down. When the timer counts
down to zero, UART B enters the power down state ,i.e., sleeping state. If this register is set to 00H,
the power down function will be invalid. The time resolution of this value is minute or second, which is
defined by the TMIN_SEL bit of CR3A. Note that (1). This register is valid only when the power
management function of UART B is enabled, that is, CHIPPME=1 (CR32 bit 7) and URBPME=1
(CR32 bit 0), (2). If the register is set to 00H, UART B will remain in the current state (working or
sleeping).
11.2.45
When the device is in Extended Function mode and EFIR is 37H, the CR37 register can be accessed
through EFDR. The bit definitions are as follows:
FDCCNT7 - FDCCNT0 (Bit 7 - bit 0): FDC idle timer count.
This register is used to specify the initial value of FDC idle timer. Once FDC enters the working state
(that is, after any access to this device, any IRQ, and any external input), the power down machine of
FDC reloads this count value and the idle timer counts down. When the timer counts down to zero,
FDC enters the power down state ,i.e., sleeping state. If this register is set to 00H, the power down
function will be invalid. The time resolution of this value is minute or second, which is defined by the
TMIN_SEL bit of the CR3A. Note that (1). This register is valid only when the power management
function of FDC is enabled, that is, CHIPPME=1 (CR32 bit 7) and FDCPME=1 (CR32 bit 2), (2). If the
register is set to 00H, FDC will remain in the current state (working or sleeping).
Configuration Register 37 (CR37), default=00H
7
6
5
4
3
- 141 -
2
W83877ATF/W83877ATG
1
0
Publication Release Date:November 2006
FDCCNT0
FDCCNT1
FDCCNT2
FDCCNT3
FDCCNT4
FDCCNT5
FDCCNT6
FDCCNT7
Version 1.0

Related parts for W83877ATG