EP4CGX75DF27C7N Altera, EP4CGX75DF27C7N Datasheet - Page 314

no-image

EP4CGX75DF27C7N

Manufacturer Part Number
EP4CGX75DF27C7N
Description
Cyclone IV GX
Manufacturer
Altera
Series
CYCLONE® IV GXr

Specifications of EP4CGX75DF27C7N

Number Of Logic Elements/cells
73920
Number Of Labs/clbs
4620
Total Ram Bits
4257792
Number Of I /o
310
Number Of Gates
-
Voltage - Supply
1.16 V ~ 1.24 V
Mounting Type
*
Operating Temperature
0°C ~ 85°C
Package / Case
*
Lead Free Status / Rohs Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP4CGX75DF27C7N
Manufacturer:
SONGCHUAN
Quantity:
1 000
Part Number:
EP4CGX75DF27C7N
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP4CGX75DF27C7N
Manufacturer:
ALTERA
0
1–34
Cyclone IV Device Handbook, Volume 2
1
When implementing ×2 bonded channel configuration in a transceiver block,
remaining channels 2 and 3 are available to implement other non-bonded channel
configuration.
Figure 1–36
low-speed clock distributions for transceivers in F324 and smaller packages, and in
F484 and larger packages in bonded (×2 and ×4) channel configuration.
Figure 1–36. Clock Distribution in Bonded (×2 and ×4) Channel Configuration for Transceivers in
F324 and Smaller Packages.
Notes to
(1) Transceiver channels 2 and 3 are not available for devices in F169 and smaller packages.
(2) High-speed clock.
(3) Low-speed clock.
(4) Bonded common low-speed clock path.
Figure 1–36
Transceiver
GXBL0
Block
and
2 Bonded Channel Configuration
:
Ch3
Ch2
Ch1
Ch0
Figure 1–37
(1)
(1)
MPLL_2
MPLL_1
TX PMA
TX PMA
TX PMA
TX PMA
(4)
show the independent high-speed clock and bonded
(3)
(2)
Transceiver
GXBL0
Block
Chapter 1: Cyclone IV Transceivers Architecture
4 Bonded Channel Configuration
Ch3
Ch2
Ch1
Ch0
(1)
(1)
MPLL_2
MPLL_1
TX PMA
TX PMA
TX PMA
TX PMA
© December 2010 Altera Corporation
Transceiver Clocking Architecture
(4)
(2)
(3)

Related parts for EP4CGX75DF27C7N