LFE2-50E-H-EV Lattice, LFE2-50E-H-EV Datasheet - Page 92

no-image

LFE2-50E-H-EV

Manufacturer Part Number
LFE2-50E-H-EV
Description
MCU, MPU & DSP Development Tools LatticeECP2 Eval Brd - Advanced
Manufacturer
Lattice
Datasheet

Specifications of LFE2-50E-H-EV

Processor To Be Evaluated
LatticeECP2 FPGA
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Lattice Semiconductor
Figure 3-12. Transmitter and Receiver Block Diagram
HDOUTPi
HDOUTNi
HDINPi
HDINNi
Transmitter
Receiver
REFCLK
EQ
TX PLL
SERDES
REFCLK
CDR
Serializer
8:1/10:1
Transmit Clock
T4
Deserializer
R1
1:8/1:10
SERDES Bridge
R2
BYPASS
Polarity
Adjust
BYPASS
Polarity
Adjust
T3
Recovered Clock
3-40
BYPASS
R3
WA
Encoder
BYPASS
BYPASS
DEC
PCS
T2
DC and Switching Characteristics
LatticeECP2/M Family Data Sheet
R4
BYPASS
Elastic
Buffer
FIFO
R5
FPGA Bridge
Sample
Down
FIFO
Sample
R6
FIFO
Up
BYPASS
T1
FPGA Core
FPGA
EBRD Clock
Receive Data
FPGA
Receive Clock
Transmit Data
FPGA
Transmit Clock

Related parts for LFE2-50E-H-EV