AD6655BCPZ-105 Analog Devices Inc, AD6655BCPZ-105 Datasheet - Page 6

IC IF RCVR 14BIT 105MSPS 64LFCSP

AD6655BCPZ-105

Manufacturer Part Number
AD6655BCPZ-105
Description
IC IF RCVR 14BIT 105MSPS 64LFCSP
Manufacturer
Analog Devices Inc
Datasheet

Specifications of AD6655BCPZ-105

Function
IF Diversity Receiver
Frequency
450MHz
Rf Type
Cellular, CDMA2000, GSM EDGE, W-CDMA
Secondary Attributes
32-Bit Numerically Controlled Oscillator
Package / Case
64-VFQFN, CSP Exposed Pad
Receiving Current
575mA
Frequency Range
450MHz
Rf Ic Case Style
LFCSP
No. Of Pins
64
Supply Voltage Range
1.7V To 1.9V
Operating Temperature Range
-40°C To +85°C
Frequency Max
650MHz
Data Rate Max
105Mbps
Rohs Compliant
Yes
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
For Use With
AD6655-150EBZ - BOARD EVAL FOR 150MSPS AD6655AD6655-125EBZ - BOARD EVAL W/AD6655 & SOFTWARE
Lead Free Status / RoHS Status
Lead free / RoHS Compliant, Lead free / RoHS Compliant
AD6655
ADC DC SPECIFICATIONS—AD6655BCPZ-125/AD6655BCPZ-150
AVDD = 1.8 V, DVDD = 1.8 V, DRVDD = 1.8 V, maximum sample rate, VIN = −1.0 dBFS differential input, 1.0 V internal reference,
DCS enabled, unless otherwise noted.
Table 2.
Parameter
RESOLUTION
ACCURACY
MATCHING CHARACTERISTIC
TEMPERATURE DRIFT
INTERNAL VOLTAGE REFERENCE
INPUT-REFERRED NOISE
ANALOG INPUT
VREF INPUT RESISTANCE
POWER SUPPLIES
POWER CONSUMPTION
1
2
3
4
Input capacitance refers to the effective capacitance between one differential input pin and AGND. See
Measured with a 9.7 MHz, full-scale sine wave input, NCO enabled with a frequency of 13 MHz, FIR filter enabled and the f
5 pF loading on each output bit.
The maximum limit applies to the combination of I
Standby power is measured with a dc input, the CLK pin inactive (set to AVDD or AGND).
No Missing Codes
Offset Error
Gain Error
Offset Error
Gain Error
Offset Error
Gain Error
Output Voltage Error (1 V Mode)
Load Regulation @ 1.0 mA
VREF = 1.0 V
Input Span, VREF = 1.0 V
Input Capacitance
Supply Voltage
Supply Current
DC Input
Sine Wave Input
Sine Wave Input
Standby Power
Power-down Power
DRVDD (LVDS Mode)
AVDD, DVDD
DRVDD (CMOS Mode)
I
I
I
I
I
AVDD
DVDD
DRVDD
DRVDD
DRVDD
2, 3
2, 3
2
2
2
(3.3 V CMOS)
(1.8 V CMOS)
(1.8 V LVDS)
4
2
2
(DRVDD = 1.8 V)
(DRVDD = 3.3 V)
1
AVDD
Temperature
Full
Full
Full
Full
25°C
25°C
Full
Full
Full
Full
25°C
Full
Full
Full
Full
Full
Full
Full
Full
Full
Full
Full
Full
Full
Full
Full
Full
and I
DVDD
currents.
Rev. A | Page 6 of 8
Min
14
−4.7
1.7
1.7
1.7
AD6655BCPZ-125
Guaranteed
Typ
±0.3
−2.7
±0.3
±0.1
±15
±95
±5
7
0.85
2
8
6
1.8
1.8
1.8
390
270
26
13
57
770
1215
1275
77
2.5
Figure 11
Max
±0.6
−0.8
±0.7
±0.7
±18
1.9
3.6
1.9
705
810
8
for the equivalent analog input structure.
Min
14
−5.1
1.7
1.7
1.7
S
/8 output mix enabled with approximately
AD6655BCPZ-150
Guaranteed
Typ
±0.2
−3.2
±0.2
±0.2
±15
±95
±5
7
0.85
2
8
6
1.8
1.8
1.8
440
320
28
17
57
870
1395
1450
77
2.5
Max
±0.6
−1.0
±0.7
±0.8
±18
1.9
3.6
1.9
805
920
8
Unit
Bits
% FSR
% FSR
% FSR
% FSR
mV
mV
LSB rms
V p-p
pF
V
V
V
mA
mA
mA
mA
mA
mW
mW
mW
mW
mW
ppm/°C
ppm/°C

Related parts for AD6655BCPZ-105