AD6655BCPZ-105 Analog Devices Inc, AD6655BCPZ-105 Datasheet - Page 55

IC IF RCVR 14BIT 105MSPS 64LFCSP

AD6655BCPZ-105

Manufacturer Part Number
AD6655BCPZ-105
Description
IC IF RCVR 14BIT 105MSPS 64LFCSP
Manufacturer
Analog Devices Inc
Datasheet

Specifications of AD6655BCPZ-105

Function
IF Diversity Receiver
Frequency
450MHz
Rf Type
Cellular, CDMA2000, GSM EDGE, W-CDMA
Secondary Attributes
32-Bit Numerically Controlled Oscillator
Package / Case
64-VFQFN, CSP Exposed Pad
Receiving Current
575mA
Frequency Range
450MHz
Rf Ic Case Style
LFCSP
No. Of Pins
64
Supply Voltage Range
1.7V To 1.9V
Operating Temperature Range
-40°C To +85°C
Frequency Max
650MHz
Data Rate Max
105Mbps
Rohs Compliant
Yes
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
For Use With
AD6655-150EBZ - BOARD EVAL FOR 150MSPS AD6655AD6655-125EBZ - BOARD EVAL W/AD6655 & SOFTWARE
Lead Free Status / RoHS Status
Lead free / RoHS Compliant, Lead free / RoHS Compliant
Addr.
(Hex)
0x121
0x122
0x123
MEMORY MAP REGISTER DESCRIPTION
For more information on functions controlled in Register 0x00
to Register 0xFF, see Application Note AN-877, Interfacing to
High Speed ADCs via SPI, at www.analog.com.
SYNC Control (Register 0x100)
Bit 7—Signal Monitor Sync Enable
Bit 7 enables the sync pulse from the external sync input to the
signal monitor block. The sync signal is passed when Bit 7 and
Bit 0 are high. This is continuous sync mode.
Bit 6—Half-Band Next Sync Only
If the master sync enable bit (Register 0x100, Bit 0) and the half-
band sync enable bit (Register 0x100, Bit 5) are high, Bit 6 allows
the NCO32 to synchronize following the first sync pulse it
receives and ignore the rest. If Bit 6 is set, Bit 5 of Register
0x100 resets after this sync occurs.
Bit 5—Half-Band Sync Enable
Bit 5 gates the sync pulse to the half-band filter. When Bit 5
is set high, the sync signal causes the half-band to resynchro-
nize, starting at the half-band decimation phase selected in
Register 0x103, Bit 3. This sync is active only when the master
sync enable bit (Register 0x100, Bit 0) is high. This is continuous
sync mode.
Bit 4—NCO32 Next Sync Only
If the master sync enable bit (Register 0x100, Bit 0) and the
NCO32 sync enable bit (Register 0x100, Bit 3) are high, Bit 4
allows the NCO32 to synchronize following the first sync pulse it
receives and ignore the rest. Bit 3 of Register 0x100 resets after a
sync occurs if Bit 4 is set.
Bit 3—NCO32 Sync Enable
Bit 3 gates the sync pulse to the 32-bit NCO. When this bit is set
high, the sync signal causes the NCO to resynchronize, starting
at the NCO phase offset value. This sync is active only when the
master sync enable bit (Register 0x100, Bit 0) is high. This is
continuous sync mode.
Bit 2—Clock Divider Next Sync Only
If the master sync enable bit (Register 0x100, Bit 0) and the
clock divider sync enable bit (Register 0x100, Bit 1) are high,
Bit 2 allows the clock divider to synchronize following the first
sync pulse it receives and ignores the rest. Bit 1 of Register 0x100
resets after it synchronizes.
Register
Name
NCO
Frequency 3
NCO Phase
Offset 0
NCO Phase
Offset 1
Bit 7
(MSB)
Bit 6
Bit 5
NCO Frequency Value[31:24]
NCO Phase Value[15:8]
Bit 4
NCO Phase Value[7:0]
Rev. A | Page 55 of 88
Bit 3
Bit 1—Clock Divider Sync Enable
Bit 1 gates the sync pulse to the clock divider. The sync signal
is passed when Bit 1 and Bit 0 are high. This is continuous
sync mode.
Bit 0—Master Sync Enable
Bit 0 must be high to enable any of the sync functions.
f /8 Output Mix Control (Register 0x101)
Bits[7:6]—Reserved
Bits[5:4]—f
Bit 5 and Bit 4 set the starting phase of the f /8 output mix.
Bits[3:2]—Reserved
Bit 1—f
If the master sync enable bit (Register 0x100, Bit 0) and the f
sync enable bit (Register 0x101, Bit 0) are high, Bit 1 allows the
f
receives and ignore the rest. Bit 0 of Register 0x100 resets after it
synchronizes.
Bit 0—f
Bit 0 gates the sync pulse to the f /8 output mix. This sync is
active only when the master sync enable bit (Register 0x100,
Bit 0) is high. This is continuous sync mode.
FIR Filter and Output Mode Control (Register 0x102)
Bits[7:4]—Reserved
Bit 3—FIR Gain
When Bit 3 is set high, the FIR filter path, if enabled, has a gain
of 1. When Bit 3 set low, the FIR filter path has a gain of 2.
Bit 2—f
Bit 2 disables the f
set along with Bit 1 to enable complex output mode.
Bit 1—Complex Output Mode Enable
Setting Bit 1 high enables complex output mode.
Bit 0—FIR Filter Enable
When set high, Bit 0 enables the FIR filter. When Bit 0 is
cleared, the FIR filter is bypassed and shut down for power
savings.
S
S
/8 output mix to synchronize following the first sync pulse it
S
S
S
Bit 2
/8 Next Sync Only
/8 Sync Enable
/8 Output Mix Disable
S
/8 Start State
S
Bit 1
/8 output mix when enabled. Bit 2 should be
Bit 0
(LSB)
S
0x00
0x00
Default
Value
(Hex)
0x00
S
AD6655
Default
Notes/
Comments
S
/8

Related parts for AD6655BCPZ-105