SAK-TC1767-256F80HL AD Infineon Technologies, SAK-TC1767-256F80HL AD Datasheet - Page 36

no-image

SAK-TC1767-256F80HL AD

Manufacturer Part Number
SAK-TC1767-256F80HL AD
Description
IC MCU 32BIT FLASH 176-LQFP
Manufacturer
Infineon Technologies
Series
TC17xxr
Datasheet

Specifications of SAK-TC1767-256F80HL AD

Core Processor
TriCore
Core Size
32-Bit
Speed
80MHz
Connectivity
ASC, CAN, MLI, MSC, SSC
Peripherals
DMA, POR, WDT
Number Of I /o
88
Program Memory Size
2MB (2M x 8)
Program Memory Type
FLASH
Ram Size
128K x 8
Voltage - Supply (vcc/vdd)
1.42 V ~ 1.58 V
Data Converters
A/D 4x10b, 32x12b
Oscillator Type
External
Operating Temperature
-40°C ~ 125°C
Package / Case
176-LFQFP
Data Bus Width
32 bit
Data Ram Size
92 KB
Interface Type
SPI
Maximum Clock Frequency
80 MHz
Number Of Programmable I/os
88
Number Of Timers
2
Maximum Operating Temperature
+ 125 C
Mounting Style
SMD/SMT
Minimum Operating Temperature
- 40 C
On-chip Adc
2 (12 bit, 16 Channel)
Packages
PG-LQFP-176
Max Clock Frequency
80.0 MHz
Sram (incl. Cache)
128.0 KByte
Can Nodes
2
A / D Input Lines (incl. Fadc)
36
Program Memory
2.0 MB
For Use With
B158-H8539-G2-X-7600IN - KIT STARTER TC176X SERIES
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-
Lead Free Status / Rohs Status
 Details
Other names
SP000442086
Figure 6
The SSC supports full-duplex and half-duplex serial synchronous communication up to
40 Mbit/s (@ 80 MHz module clock, Master Mode). The serial clock signal can be
generated by the SSC itself (Master Mode) or can be received from an external master
(Slave Mode). Data width, shift direction, clock polarity and phase are programmable.
This allows communication with SPI-compatible devices. Transmission and reception of
data are double-buffered. A shift clock generator provides the SSC with a separate serial
clock signal. One slave select input is available for slave mode operation. Eight
programmable slave select outputs (chip selects) are supported in Master Mode.
Data Sheet
DMA Requests
Address
Decoder
Interrupt
Control
Control
Clock
RIR
TIR
EIR
f
f
SSC
CLC
General Block Diagram of the SSC Interface
(Kernel)
Module
SSC
Master
Master
Master
Slave
Slave
Slave
Enable
M/S Select
SLSO[7:0]
SLSOANDO[7:0]
SLSOANDI[7:0]
SCLKA
SCLKB
SCLK
SLSI[7:1]
MRSTA
MRSTB
MTSR
MTSRA
MTSRB
MRST
32
Control
Port
MTSR
MRST
SCLK
SLSI[7:1]
SLSO[7:0]
SLSOANDO[7:0]
MCB06058_mod
Introduction
V1.3, 2009-09
TC1767

Related parts for SAK-TC1767-256F80HL AD