UPD78F1211MC-GAA-AX Renesas Electronics America, UPD78F1211MC-GAA-AX Datasheet - Page 681

no-image

UPD78F1211MC-GAA-AX

Manufacturer Part Number
UPD78F1211MC-GAA-AX
Description
MCU 16BIT 78K0R/LX3 38-SSOP
Manufacturer
Renesas Electronics America
Series
78K0R/Ix3r
Datasheet

Specifications of UPD78F1211MC-GAA-AX

Core Processor
78K/0R
Core Size
16-Bit
Speed
40MHz
Connectivity
3-Wire SIO, I²C, LIN, UART/USART
Peripherals
DMA, LVD, POR, PWM, WDT
Number Of I /o
27
Program Memory Size
16KB (16K x 8)
Program Memory Type
FLASH
Ram Size
1K x 8
Voltage - Supply (vcc/vdd)
2.7 V ~ 5.5 V
Data Converters
A/D 8x10b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Package / Case
*
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-
13.5.5 Slave reception
from another device.
Target channel
Pins used
Interrupt
Error detection flag
Transfer data length
Transfer rate
Data phase
Clock phase
Data direction
Slave reception is that the 78K0R/Ix3 receives data from another device in the state of a transfer clock being input
Notes 1. CSI00 and CSI01 are only available in the 44-pin and 48-pin products of the 78K0R/IC3 and in the
Remarks 1. f
3-Wire Serial I/O
2. Because the external serial clock input to pins SCK00, SCK01, and SCK10 is sampled internally and
3. Use this operation within a range that satisfies the conditions above and the AC characteristics in the
used, the fastest transfer rate is the f
electrical specifications (see CHAPTER 28 ELECTRICAL SPECIFICATIONS ).
78K0R/ID3 and 78K0R/IE3.
2. n: Channel number (n = 2 (78K0R/IB3 and 38-pin products of 78K0R/IC3), n = 0 to 2 (44-pin and 48-
pin products of 78K0R/IC3, 78K0R/ID3, and 78K0R/IE3))
MCK
: Operation clock frequency of target channel
Channel 0 of SAU
SCK00, SI00
INTCSI00
Transfer end interrupt only (Setting the buffer empty interrupt is prohibited.)
Overrun error detection flag (OVF0n) only
7 or 8 bits
Max. f
Selectable by DAP0n bit of SCR0n register
• DAP0n = 0: Data input starts from the start of the operation of the serial clock.
• DAP0n = 1: Data input starts half a clock before the start of the serial clock operation.
Selectable by CKP0n bit of SCR0n register
• CKP0n = 0: Forward
• CKP0n = 1: Reverse
MSB or LSB first
MCK
/6 [Hz]
CSI00
Notes 2, 3
Note 1
CHAPTER 13 SERIAL ARRAY UNIT
User’s Manual U19678EJ1V1UD
MCK
/6 [Hz] .
Channel 1 of SAU
SCK01, SI01
INTCSI01
CSI01
Note 1
Channel 2 of SAU
SCK10, SI10
INTCSI10
CSI10
Note 1
679

Related parts for UPD78F1211MC-GAA-AX