HD6417727F160CV Renesas Electronics America, HD6417727F160CV Datasheet - Page 477

IC SH MPU ROMLESS 240QFN

HD6417727F160CV

Manufacturer Part Number
HD6417727F160CV
Description
IC SH MPU ROMLESS 240QFN
Manufacturer
Renesas Electronics America
Series
SuperH® SH7700r
Datasheet

Specifications of HD6417727F160CV

Core Processor
SH-3 DSP
Core Size
32-Bit
Speed
160MHz
Connectivity
FIFO, SCI, SIO, SmartCard, USB
Peripherals
DMA, LCD, POR, WDT
Number Of I /o
104
Program Memory Type
ROMless
Ram Size
32K x 8
Voltage - Supply (vcc/vdd)
1.7 V ~ 2.05 V
Data Converters
A/D 6x10b; D/A 2x8b
Oscillator Type
Internal
Operating Temperature
-20°C ~ 75°C
Package / Case
240-QFP
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-
Program Memory Size
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
HD6417727F160CV
Manufacturer:
RENESAS
Quantity:
37
Part Number:
HD6417727F160CV
Manufacturer:
RENESAS
Quantity:
753
Company:
Part Number:
HD6417727F160CV
Quantity:
400
• Burst Mode, Level Detection
• Burst Mode, Edge Detection
In the case of burst mode with level detection, the DREQ sampling timing is the same as in the
cycle-steal mode.
For example, as shown in figure 14.22, DMAC transfer begins, at the earliest, three cycles
after the first sampling is performed. The second sampling is started two cycles after the first.
Subsequent sampling operations are performed in the idle cycle following the end of the DMA
transfer cycle.
In the burst mode, also, the DACK output period is the same as that in the cycle-steal mode.
In the case of burst mode with edge detection, DREQ sampling is performed only once.
For example, as shown in figure 14.23, DMAC transfer begins, at the earliest, three cycles
after the first sampling is performed. After this, DMAC transfer is executed continuously until
the number of data transfers set in the DMATCR register have been completed. DREQ is not
sampled during this operation.
To restart DMA transfer after it has been suspended by an NMI, first clear NMIF, then input
an edge request again.
In the burst mode, also, the DACK output period is the same as that in the cycle-steal mode.
Section 14 Direct Memory Access Controller (DMAC)
Rev.6.00 Mar. 27, 2009 Page 419 of 1036
REJ09B0254-0600

Related parts for HD6417727F160CV