ATTINY48-AUR Atmel, ATTINY48-AUR Datasheet - Page 203

no-image

ATTINY48-AUR

Manufacturer Part Number
ATTINY48-AUR
Description
MCU AVR 4KB FLASH 12MHZ 32TQFP
Manufacturer
Atmel
Series
AVR® ATtinyr
Datasheet

Specifications of ATTINY48-AUR

Core Processor
AVR
Core Size
8-Bit
Speed
12MHz
Connectivity
I²C, SPI
Peripherals
Brown-out Detect/Reset, POR, WDT
Number Of I /o
28
Program Memory Size
4KB (2K x 16)
Program Memory Type
FLASH
Eeprom Size
64 x 8
Ram Size
256 x 8
Voltage - Supply (vcc/vdd)
1.8 V ~ 5.5 V
Data Converters
A/D 8x10b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Package / Case
*
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ATTINY48-AUR
Manufacturer:
Atmel
Quantity:
5 975
Part Number:
ATTINY48-AUR
Manufacturer:
Atmel
Quantity:
10 000
21.3.3
Table 21-8.
8008G–AVR–04/11
Instruction/Operation
Programming Enable
Chip Erase (Program Memory/EEPROM)
Poll RDY/BSY
Load Instructions
Load Extended Address byte
Load Program Memory Page, High byte
Load Program Memory Page, Low byte
Load EEPROM Memory Page (page access)
Read Instructions
Read Program Memory, High byte
Read Program Memory, Low byte
Read EEPROM Memory
Read Lock bits
Read Signature Byte
Read Fuse bits
Read Fuse High bits
Read Fuse Extended Bits
Read Calibration Byte
Write Instructions
Programming Instruction set
Serial Programming Instruction Set (Hexadecimal values)
Table 21-8 on page 203
(1)
6. Any memory location can be verified by using the Read instruction which returns the
7. At the end of the programming session, RESET can be set high to commence normal
8. Power-off sequence (if needed): Set RESET to “1”. Turn V
– B: The EEPROM array is programmed one page at a time. The Memory page is
content at the selected address at serial output MISO.
operation.
Table
programmed.
loaded one byte at a time by supplying the 6 LSB of the address and data together
with the Load EEPROM Memory Page instruction. The EEPROM Memory Page is
stored by loading the Write EEPROM Memory Page Instruction with the 7 MSB of
the address. When using EEPROM page access only byte locations loaded with the
Load EEPROM Memory Page instruction is altered. The remaining locations remain
unchanged. If polling (RDY/BSY) is not used, the used must wait at least t
before issuing the next byte (See
the data file(s) need to be programmed.
21-9). In a chip erased device, no 0xFFs in the data file(s) need to be
Byte 1
and
$AC
$AC
$4D
$C1
$A0
$F0
$48
$40
$28
$20
$58
$30
$50
$58
$50
$38
Figure 21-8 on page 204
Table
0000 00aa
adr MSB
adr MSB
Byte 2
$53
$80
$00
$00
$00
$00
$00
$00
$00
$00
$08
$08
$00
Instruction Format
21-9). In a chip erased device, no 0xFF in
describes the Instruction set.
Extended adr
0000 000aa
0000 000aa
aaaa aaaa
adr LSB
adr LSB
adr LSB
adr LSB
Byte 3
CC
$00
$00
$00
$00
$00
$00
$00
$00
power off.
ATtiny48/88
high data byte out
low data byte out
high data byte in
low data byte in
data byte out
data byte out
data byte out
data byte out
data byte out
data byte out
data byte out
data byte out
data byte in
WD_EEPROM
Byte4
$00
$00
$00
203

Related parts for ATTINY48-AUR