ATTINY48-AUR Atmel, ATTINY48-AUR Datasheet - Page 20

no-image

ATTINY48-AUR

Manufacturer Part Number
ATTINY48-AUR
Description
MCU AVR 4KB FLASH 12MHZ 32TQFP
Manufacturer
Atmel
Series
AVR® ATtinyr
Datasheet

Specifications of ATTINY48-AUR

Core Processor
AVR
Core Size
8-Bit
Speed
12MHz
Connectivity
I²C, SPI
Peripherals
Brown-out Detect/Reset, POR, WDT
Number Of I /o
28
Program Memory Size
4KB (2K x 16)
Program Memory Type
FLASH
Eeprom Size
64 x 8
Ram Size
256 x 8
Voltage - Supply (vcc/vdd)
1.8 V ~ 5.5 V
Data Converters
A/D 8x10b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Package / Case
*
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ATTINY48-AUR
Manufacturer:
Atmel
Quantity:
5 975
Part Number:
ATTINY48-AUR
Manufacturer:
Atmel
Quantity:
10 000
5.3
5.3.1
20
Data Memory (EEPROM)
ATtiny48/88
Programming Methods
Figure 5-2.
ATtiny48/88 contains 64 bytes of non-volatile data memory. This EEPROM is organized as a
separate data space, in which single bytes can be read and written. All access registers are
located in the I/O space.
The EEPROM memory layout is summarised in
Table 5-3.
The internal 8MHz oscillator is used to time EEPROM operations. The frequency of the oscillator
must be within the requirements described in
page
When powered by heavily filtered supplies, the supply voltage, V
on power-up and power-down. Slow rise and fall times may put the device in a state where it is
running at supply voltages lower than specified. To avoid problems in situations like this, see
“Preventing EEPROM Corruption” on page
The EEPROM has a minimum endurance of 100,000 write/erase cycles.
There are two methods for EEPROM programming:
Device
ATtiny48/88
• Atomic byte programming. This is the simple mode of programming, where target locations
• Split byte programming. It is possible to split the erase and write cycle in two different
are erased and written in a single operation. In this mode of operation the target is
guaranteed to always be erased before writing but programmin times are longer.
operations. This is useful when short access times are required, for example when supply
voltage is falling. In order to take advantage of this method target locations must be erased
34.
Address
clk
On-chip Data SRAM Access Cycles
Size of Non-Volatile Data Memory (EEPROM).
Data
Data
WR
CPU
RD
Compute Address
EEPROM Size
64B
T1
Memory Access Instruction
22.
“OSCCAL – Oscillator Calibration Register” on
Table
Address valid
T2
5-3, below.
Address Range
0x00 – 0x3F
CC
Next Instruction
, is likely to rise or fall slowly
T3
8008G–AVR–04/11

Related parts for ATTINY48-AUR