XR16L651CM EXAR [Exar Corporation], XR16L651CM Datasheet - Page 11

no-image

XR16L651CM

Manufacturer Part Number
XR16L651CM
Description
2.25V TO 5.5V UART WITH 32-BYTE FIFO
Manufacturer
EXAR [Exar Corporation]
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
XR16L651CM-F
Manufacturer:
Exar Corporation
Quantity:
10 000
áç
áç
REV. 1.3.0
The 651 can acccept up to 5V inputs even when operating at 3.3V or 2.5V. But note that if the 651 is operating
at 2.5V, its V
that is operating at 5V. Caution: XTAL1 is not 5 volt tolerant.
The RESET input resets the internal registers and the serial interface outputs to their default state (see
Figure
the device.
The XR16L651 provides a Device Identification code and a Device Revision code to distinguish the part from
other devices and revisions. To read the identification code from the part, it is required to set the baud rate
generator registers DLL and DLM both to 0x00. Now reading the content of the DLM will provide 0x04 for the
XR16L651 and reading the content of DLL will provide the revision of the part; for example, a reading of 0x01
means revision A.
The device does not support direct memory access. The DMA Mode (a legacy term) in this document does not
mean “direct memory access” but refers to data block transfer operation. The DMA mode affects the state of
the RXRDY# and TXRDY# output pins. The transmit and receive FIFO trigger levels provide additional
flexibility to the user for block mode operation. The LSR bits 5-6 provide an indication when the transmitter is
empty or has an empty location(s) for more data. The user can optionally operate the transmit and receive
FIFO in the DMA mode (FCR bit-3=1). When the transmit and receive FIFO are enabled and the DMA mode is
disabled (FCR bit-3 = 0), the 651 is placed in single-character mode for data transmit or receive operation.
When DMA mode is enabled (FCR bit-3 = 1), the user takes advantage of block mode operation by loading or
unloading the FIFO in a block sequence determined by the programmed trigger level. In this mode, the 651
sets the TXRDY# pin when the transmit FIFO becomes full, and sets the RXRDY# pin when the receive FIFO
becomes empty. The following table shows their behavior. Also see
áç
áç
2.2
2.3
2.4
2.5
RXRDY#
TXRDY#
P
INS
13). An active high pulse of longer than 40 ns duration will be required to activate the reset function in
5-Volt Tolerant Inputs
Device Reset
Device Identification and Revision
DMA Mode
OH
0 = 1 byte.
1 = no data.
0 = THR empty.
1 = byte in THR.
may not be high enough to meet the requirements of the V
(FIFO D
FCR
T
ABLE
BIT
ISABLED
-0=0
2: TXRDY#
)
0 = at least 1 byte in FIFO
1 = FIFO empty.
0 = FIFO empty.
1 = at least 1 byte in FIFO.
(DMA M
AND
FCR B
RXRDY# O
ODE
IT
-3 = 0
D
ISABLED
11
UTPUTS IN
FCR B
)
IT
2.25V TO 5.5V UART WITH 32-BYTE FIFO
1 to 0 transition when FIFO reaches the trigger
level, or timeout occurs.
0 to 1 transition when FIFO empties.
0 = FIFO has at least 1 empty location.
1 = FIFO is full.
-0=1 (FIFO E
FIFO
Figures 26
AND
IH
DMA M
(DMA M
of a CPU or a serial transceiver
NABLED
through 31.
FCR B
ODE
ODE
)
IT
-3 = 1
E
NABLED
)
XR16L651

Related parts for XR16L651CM