MT46V8M16TG-75Z Micron Technology Inc, MT46V8M16TG-75Z Datasheet - Page 79

MT46V8M16TG-75Z

Manufacturer Part Number
MT46V8M16TG-75Z
Description
Manufacturer
Micron Technology Inc
Type
DDR SDRAMr
Datasheet

Specifications of MT46V8M16TG-75Z

Organization
8Mx16
Density
128Mb
Address Bus
14b
Access Time (max)
750ps
Maximum Clock Rate
266MHz
Operating Supply Voltage (typ)
2.5V
Package Type
TSOP
Operating Temp Range
0C to 70C
Operating Supply Voltage (max)
2.7V
Operating Supply Voltage (min)
2.3V
Supply Current
140mA
Pin Count
66
Mounting
Surface Mount
Operating Temperature Classification
Commercial
Lead Free Status / Rohs Status
Not Compliant
Figure 52:
PDF: 09005aef816fd013/Source: 09005aef82a95a3a
DDR_x4x8x16_Core2.fm - 128Mb DDR: Rev. F; Core DDR: Rev. A 4/07 EN
COMMAND
ADDRESS
DQS
CK#
CK
CKE
DM
DQ
1
2
t
RP
t
Self Refresh Mode
t
4
IS
IS
NOP
T0
Enter self refresh mode
t
t
IH
IH
Notes:
t
CH
t
CL
t
IS
T1
the extended mode register) and NOPs for 200 additional clock cycles before applying a
READ. Any command other than a READ can be performed
reset. NOP or DESELECT commands must be issued during the
AR
1. Clock must be stable until after the SELF REFRESH command has been registered. A change
2. NOPs are interchangeable with DESELECT commands.
3. AUTO REFRESH is not required at this point but is highly recommended.
4. Device must be in the all banks idle state prior to entering self refresh mode.
5.
6.
7. As a general rule, any time self refresh mode is exited, the DRAM may not re-enter the self
8. If the clock frequency is changed during self refresh mode, a DLL reset is required upon exit.
9. Once the device is initialized, V
1
7b.
7a. The DRAM had been in the self refresh mode for a minimum of 200ms prior to exiting.
7c. At least two AUTO REFRESH commands are performed during each
in clock frequency is allowed before Ta0, provided it is within the specified
Regardless, the clock must be stable before exiting self refresh mode—that is, the clock
must be cycling within specifications by Ta0.
t
LECT commands are allowed until Tb1.
t
can be applied.
refresh mode until all rows have been refreshed via the AUTO REFRESH command at the
distributed refresh rate,
anytime after exiting if each of the following conditions is met:
XSNR is required before any non-READ command can be applied; that is only NOP or DESE-
XSRD (200 cycles of a valid clock with CKE = HIGH) is required before any READ command
t
the DRAM remains out of self refresh mode.
XSNR and
7
(
(
(
(
(
(
(
)
(
)
(
)
(
)
(
)
)
)
)
)
)
)
(
(
(
(
(
(
(
(
)
(
)
)
(
)
(
)
(
)
(
)
)
)
)
)
)
)
(
(
)
)
t
XSRD are not violated.
Ta0
1
Exit self refresh mode
t
REFI, or faster. However, the self refresh mode may be re-entered
t CK
79
REF
t IS
NOP
Ta1
must always be powered within specified range.
Micron Technology, Inc., reserves the right to change products or specifications without notice.
t XSNR
t
XSRD
5
6
7
Ta2
NOP
128Mb: x4, x8, x16 DDR SDRAM
(
(
(
(
(
(
(
)
)
)
)
)
)
)
(
(
(
(
(
(
(
)
)
)
)
)
)
)
(
(
(
(
(
(
(
(
)
(
)
(
)
(
)
(
)
(
)
(
)
)
)
)
)
)
)
)
t
VALID 3
IS
VALID
Tb1
t
t
XSNR (MIN) after the DLL
IH
©2004 Micron Technology, Inc. All rights reserved.
t
XSNR (MIN) time.
VALID
Tb2
VALID
t
REFI interval while
t
Operations
CK limits.
(
(
(
(
(
(
(
(
)
(
)
(
)
(
)
(
)
(
)
(
)
)
)
)
)
)
)
)
(
(
(
(
(
(
(
(
)
(
)
(
)
(
)
(
)
(
)
(
)
)
)
)
)
)
)
)
DON’T CARE
VALID
VALID
Tc1

Related parts for MT46V8M16TG-75Z