N25Q128A13ESF40F NUMONYX, N25Q128A13ESF40F Datasheet - Page 104

no-image

N25Q128A13ESF40F

Manufacturer Part Number
N25Q128A13ESF40F
Description
NUMN25Q128A13ESF40F 128MB SPI FLASH MEMO
Manufacturer
NUMONYX
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
N25Q128A13ESF40F
Manufacturer:
MICRON
Quantity:
4 391
Part Number:
N25Q128A13ESF40F
Manufacturer:
MICRON
Quantity:
1 202
Part Number:
N25Q128A13ESF40F
Manufacturer:
Micron
Quantity:
4 000
Part Number:
N25Q128A13ESF40F
Manufacturer:
ST
0
Part Number:
N25Q128A13ESF40F
Manufacturer:
MICRON
Quantity:
20 000
Part Number:
N25Q128A13ESF40F
0
Company:
Part Number:
N25Q128A13ESF40F
Quantity:
121
Table 19.
1. As defined by the values in the Block Protect (TB, BP3, BP2, BP1, BP0) bits of the Status Register, as shown in
9.1.24
104/180
1
0
1
0
DQ0
W / VPP
DQ1
Signal
C
Status register
S
0
0
1
1
SRWD
bit
Protection modes
Read Lock Register (RDLR)
The device is first selected by driving Chip Select (S) Low. The instruction code for the Read
Lock Register (RDLR) instruction is followed by a 3-byte address (A23-A0) pointing to any
location inside the concerned sector. Each address bit is latched-in during the rising edge of
Serial Clock (C). Then the value of the Lock Register is shifted out on Serial Data output
(DQ1), each bit being shifted out, at a maximum frequency fC, during the falling edge of
Serial Clock (C).
The Read Lock Register (RDLR) instruction is terminated by driving Chip Select (S) High at
any time during data output.
Any Read Lock Register (RDLR) instruction, while an Erase, Program or Write cycle is in
progress, is rejected without having any effects on the cycle that is in progress.
Figure 32. Read Lock Register instruction and data-out sequence
format.
0
1
Software
protected
(SPM)
Hardware
protected
(HPM)
High Impedance
Mode
2
Instruction
3
4
Status register is writeable, if the
WREN instruction has set the WEL
bit.
The values in the SRWD, TB, BP3,
BP2, BP1, and BP0 bits can be
changed.
Status Register is hardware write
protected. The values in the
SRWD, TB, BP3, BP2, BP1 and
BP0 bits cannot be changed
5
Write protection of the status
6
7
MSB
23
8
register
22 21
9 10
24-bit address
3
28 29 30 31 32 33 34 35
2
1
Protected against PP,
DIFP, DIEFP, QIFP,
QIEFP, SSE, SE and
BE instructions.
PP, DIFP, DIEFP,
QIFP, QIEFP, SSE,
SE and BE
instructions.
0
Protected area
MSB
7
6
Lock register out
5
Memory content
4
(1)
3
36 37 38
2
Ready to accept PP,
DIFP, DIEFP, QIFP,
QIEFP, SSE, and SE
instructions.
PP, DIFP, DIEFP,
QIFP, QIEFP, SSE,
and SE instructions.
Unprotected area
1
0
39
Table 2:
AI13738
(1)

Related parts for N25Q128A13ESF40F