IDT82V3255TFG IDT, Integrated Device Technology Inc, IDT82V3255TFG Datasheet - Page 116

no-image

IDT82V3255TFG

Manufacturer Part Number
IDT82V3255TFG
Description
IC PLL WAN SMC STRATUM 3 64-TQFP
Manufacturer
IDT, Integrated Device Technology Inc
Type
PLL Clock Generatorr
Datasheet

Specifications of IDT82V3255TFG

Input
CMOS, LVDS, PECL
Output
CMOS, LVDS, PECL
Frequency - Max
622.08MHz
Voltage - Supply
3 V ~ 3.6 V
Operating Temperature
-40°C ~ 85°C
Mounting Type
Surface Mount
Package / Case
64-TQFP, 64-VQFP
Frequency-max
622.08MHz
Function
Wan PLL
Operating Temperature (max)
85C
Operating Temperature (min)
-40C
Package Type
TQFP
Pin Count
64
Mounting
Surface Mount
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Other names
82V3255TFG

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
IDT82V3255TFG
Manufacturer:
IDT, Integrated Device Technology Inc
Quantity:
10 000
Part Number:
IDT82V3255TFG
Manufacturer:
IDT
Quantity:
20 000
Part Number:
IDT82V3255TFG8
Manufacturer:
IDT, Integrated Device Technology Inc
Quantity:
10 000
Company:
Part Number:
IDT82V3255TFG8
Quantity:
920
Company:
Part Number:
IDT82V3255TFG8
Quantity:
491
8.3.2.2
Table 44: LVDS Input / Output Port Electrical Characteristics
Electrical Specifications
IDT82V3255
Figure 20. Recommended LVDS Input Port Line Termi-
Parameter
I
R
∆V
∆V
SA
t
V
V
t
t
∆R
SKEW
V
V
V
V
I
V
TERM
RISE
FALL
R
SAB
IDTH
DIFF
CM
, I
OH
OL
OD
OS
O
OD
OS
O
SB
LVDS Input / Output Port
667 MHz
667 MHz
2 kHz
2 kHz
to
to
50 Ω (transmission line)
50 Ω (transmission line)
50 Ω (transmission line)
50 Ω (transmission line)
Change in V
Change in V
External Differential Termination Impedance
Input Common-mode Voltage Range
R
Output Rise time (20% to 80%)
Input Peak Differential Voltage
Output Fall time (20% to 80%)
Differential Output Impedance
O
Input Differential Threshold
Differential Output Voltage
Output Differential Skew
Mismatch between A and B
nation
Output Offset Voltage
100 Ω
100 Ω
Output Voltage High
Output Voltage Low
OD
OS
Output Current
Output Current
between Logic 0 and Logic 1
between Logic 0 and Logic 1
Description
IN2_POS
IN2_NEG
IN1_POS
IN1_NEG
1350
1125
-100
Min
100
925
250
200
200
95
80
0
116
Figure 21. Recommended LVDS Output Port Line Ter-
1200
Typ
100
100
OUT1_POS
OUT1_NEG
2400
1475
1100
1275
Max
900
100
105
400
120
300
300
20
25
25
24
12
50
50 Ω (transmission line)
50 Ω (transmission line)
mination
Unit
mV
mV
mV
mV
mV
mV
mV
mV
mV
mA
mA
pS
pS
pS
%
100 Ω
Driver shorted together
Driver shorted to GND
R
R
R
R
R
R
R
R
R
V
V
LOAD
LOAD
LOAD
LOAD
LOAD
LOAD
LOAD
LOAD
LOAD
667 MHz
CM
CM
December 3, 2008
Test Condition
2 kHz
= 1.0 V or 1.4 V
= 1.0 V or 1.4 V
to
= 100 Ω ± 1%
= 100 Ω ± 1%
= 100 Ω ± 1%
= 100 Ω ± 1%
= 100 Ω ± 1%
= 100 Ω ± 1%
= 100 Ω ± 1%
= 100 Ω ± 1%
= 100 Ω ± 1%
WAN PLL

Related parts for IDT82V3255TFG