A2F200M3F-1FGG484 Actel, A2F200M3F-1FGG484 Datasheet - Page 64

FPGA - Field Programmable Gate Array 200K System Gates SmartFusion

A2F200M3F-1FGG484

Manufacturer Part Number
A2F200M3F-1FGG484
Description
FPGA - Field Programmable Gate Array 200K System Gates SmartFusion
Manufacturer
Actel
Datasheet

Specifications of A2F200M3F-1FGG484

Processor Series
A2F200
Core
ARM Cortex M3
Number Of Logic Blocks
8
Maximum Operating Frequency
120 MHz
Number Of Programmable I/os
161
Data Ram Size
4608 bit
Delay Time
200 ns
Supply Voltage (max)
3.6 V
Supply Current
1 mA
Maximum Operating Temperature
+ 85 C
Minimum Operating Temperature
0 C
3rd Party Development Tools
MDK-ARM, RL-ARM, ULINK2
Development Tools By Supplier
A2F-Eval-Kit, A2F-Dev-Kit, FlashPro 3, FlashPro Lite, Silicon-Explorer II, Silicon-Sculptor 3, SI-EX-TCA
Mounting Style
SMD/SMT
Supply Voltage (min)
1.425 V
Number Of Gates
200000
Package / Case
FPBGA-484
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
A2F200M3F-1FGG484
Manufacturer:
ACT
Quantity:
62
Part Number:
A2F200M3F-1FGG484
Manufacturer:
Microsemi SoC
Quantity:
10 000
Part Number:
A2F200M3F-1FGG484
Manufacturer:
MICROSEMI/美高森美
Quantity:
20 000
Part Number:
A2F200M3F-1FGG484I
Manufacturer:
Microsemi SoC
Quantity:
10 000
SmartFusion DC and Switching Characteristics
Figure 2-20 • Input DDR Timing Diagram
Table 2-74 • Input DDR Propagation Delays
2- 52
Out_QR
Out_QF
Parameter
t
t
t
t
t
t
t
t
t
t
t
F
Note:
DDRICLKQ1
DDRICLKQ2
DDRISUD
DDRIHD
DDRICLR2Q1
DDRICLR2Q2
DDRIREMCLR
DDRIRECCLR
DDRIWCLR
DDRICKMPWH
DDRICKMPWL
DDRIMAX
Data
CLK
CLR
For derating values at specific junction temperature and voltage-supply levels, refer to
for derating values.
Worst Commercial-Case Conditions: T
Timing Characteristics
t
t
1
Clock-to-Out Out_QR for Input DDR
Clock-to-Out Out_QF for Input DDR
Data Setup for Input DDR
Data Hold for Input DDR
Asynchronous Clear-to-Out Out_QR for Input DDR
Asynchronous Clear-to-Out Out_QF for Input DDR
Asynchronous Clear Removal time for Input DDR
Asynchronous Clear Recovery time for Input DDR
Asynchronous Clear Minimum Pulse Width for Input DDR
Clock Minimum Pulse Width High for Input DDR
Clock Minimum Pulse Width Low for Input DDR
Maximum Frequency for Input DDR
DDRICLR2Q2
DDRICLR2Q1
t
DDRIREMCLR
2
3
t
DDRICLKQ1
Description
4
J
= 85°C, Worst Case VCC = 1.425 V
2
R e visio n 6
3
5
t
DDRICLKQ2
t
DDRISUD
6
4
5
7
t
DDRIHD
Table 2-7 on page 2-9
t
8
DDRIRECCLR
6
7
0.39
0.29
0.00
0.23
0.22
0.36
0.32
0.28
0.00
0.58
0.47
350
–1
9
Units
MHz
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns

Related parts for A2F200M3F-1FGG484