MCF5272CVM66 Freescale Semiconductor, MCF5272CVM66 Datasheet - Page 465

IC MPU 66MHZ COLDFIRE 196-MAPBGA

MCF5272CVM66

Manufacturer Part Number
MCF5272CVM66
Description
IC MPU 66MHZ COLDFIRE 196-MAPBGA
Manufacturer
Freescale Semiconductor
Series
MCF527xr
Datasheets

Specifications of MCF5272CVM66

Core Processor
Coldfire V2
Core Size
32-Bit
Speed
66MHz
Connectivity
EBI/EMI, Ethernet, I²C, SPI, UART/USART, USB
Peripherals
DMA, WDT
Number Of I /o
32
Program Memory Size
16KB (4K x 32)
Program Memory Type
ROM
Ram Size
1K x 32
Voltage - Supply (vcc/vdd)
3 V ~ 3.6 V
Oscillator Type
External
Operating Temperature
-40°C ~ 85°C
Package / Case
196-MAPBGA
Cpu Speed
66MHz
Embedded Interface Type
UART, QSPI, USB, TDM
Digital Ic Case Style
BGA
No. Of Pins
196
Supply Voltage Range
3V To 3.6V
Rohs Compliant
Yes
Family Name
MCF5xxx
Device Core
ColdFire
Device Core Size
32b
Frequency (max)
66MHz
Instruction Set Architecture
RISC
Supply Voltage 1 (typ)
3.3V
Operating Temp Range
-40C to 85C
Operating Temperature Classification
Industrial
Mounting
Surface Mount
Pin Count
196
Package Type
MA-BGA
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-
Data Converters
-
Lead Free Status / Rohs Status
Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MCF5272CVM66
Manufacturer:
MOT
Quantity:
3
Part Number:
MCF5272CVM66
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
MCF5272CVM66
Manufacturer:
FREESCALE
Quantity:
20 000
Part Number:
MCF5272CVM66
0
Company:
Part Number:
MCF5272CVM66
Quantity:
6 000
Part Number:
MCF5272CVM66J
Manufacturer:
NSC
Quantity:
36
Part Number:
MCF5272CVM66J
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
MCF5272CVM66R2
0
20.7
The MCF5272 uses line read transfers to access 16 bytes to support cache line filling DMA transfers, and
MOVEM instructions, when appropriate. A cache line read accesses a block of four longwords, aligned to
a longword memory boundary, by supplying a starting address that points to one of the longwords and
incrementing A[3:0] of the supplied address for each transfer. A longword read accesses a single longword
aligned to a longword boundary and increments A1 and A0 if the accessed port size is smaller than 32 bits.
A word read accesses a single word of data, aligned to a word boundary and increments A0 if the accessed
port size is smaller than 16 bits.
The MCF5272 uses line write transfers to access a 16-byte operand for MOVEM instructions and DMA
transfers, when appropriate. A line write accesses a block of four longwords, aligned to a longword
memory boundary, by supplying a starting address that points to one of the longwords and increments
A[3:0] of the supplied address for each transfer. A longword write accesses a single longword aligned to
a longword boundary and increments A1 and A0 if the accessed port size is smaller than 32 bits. A word
write accesses a single word of data, aligned to a word boundary and increments A0 if the accessed port
size is smaller than 16 bits.
The MCF5272 hardware supports the following types of burst transfers.
Freescale Semiconductor
SDCLK
A[22:0]
D[31:0]
OE
R/W
CSn
BS[3:0]
TA
Sixteen byte cache line read bursts from 32-bit wide SDRAM with access times of n-1-1-1. The
value of n depends on read, write, page miss, page hit, etc. See
Burst Data Transfers
(H)
(H)
Figure 20-17. Longword Write with Address Setup and Address Hold;
MCF5272 ColdFire
C1
EBI = 11; 32-Bit Port, Internal Termination
®
Integrated Microprocessor User’s Manual, Rev. 3
C2
C3
C4
Chapter 9, “SDRAM
Controller,”
Bus Operation
20-17

Related parts for MCF5272CVM66