PE3291EK PEREGRINE [Peregrine Semiconductor Corp.], PE3291EK Datasheet - Page 2

no-image

PE3291EK

Manufacturer Part Number
PE3291EK
Description
Manufacturer
PEREGRINE [Peregrine Semiconductor Corp.]
Datasheet
Figure 2. Pin Configurations (Top View)
Table 1. Pin Descriptions
Note 1: V
©2005 Peregrine Semiconductor Corp. All rights reserved.
Page 2 of 15
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
Pin No.
Dec1
GND
GND
V
CP1
f
N/C
V
o
DD
DD
f
LD 10
in
DD
1
1
f
r
pins 2, 19, and 20 are connected by diodes and must be supplied with the same voltage level.
1
2
3
4
5
6
7
8
9
N / C
V
CP1
GND
f
Dec1
V
f
GND
f
Clock
Data
LE
V
Dec2
F
GND
CP2
V
V
Pin Name
in
r
o
LD
in
DD
1
DD1
DD2
DD
DD
2
(Note 1)
Output
Input
Input
Output
Input
Input
Input
Output
Output
Input
Output
(Note 1)
(Note 1)
Type
20
19
18
17
16
15
14
13
12
11
V
V
CP2
GND
f
Dec2
V
LE
Data
Clock
in
DD
DD
DD
2
2
No connect.
Power supply voltage input. Input may range from 2.7 V to 3.3 V. A bypass capacitor should be placed
as close as possible to this pin and be connected directly to the ground plane.
Internal charge-pump output from PLL1 for connection to a loop filter for driving the input of an external
VCO.
Ground.
Prescaler input from the PLL1 (RF) VCO. Maximum frequency is 1.2 GHz.
Power supply decoupling pin for PLL1. A capacitor should be placed as close as possible to this pin and
be connected directly to the ground plane.
PLL1 prescaler power supply (FlexiPower 1).
Reference frequency input.
Ground.
Multiplexed output of the PLL1 and PLL2 main counters or reference counters, Lock Detect signals, and
data out of the shift register. CMOS output (see Table 11, f
CMOS clock input. Serial data for the various counters is clocked in on the rising edge into the 21-bit shift
register.
Binary serial data input. CMOS input data entered MSB first. The two LSBs are the control bits.
Load Enable CMOS input. When LE is high, data word stored in the 21-bit serial shift register is loaded
into one of the four appropriate latches (as assigned by the control bits).
PLL2 prescaler power supply (FlexiPower 2).
Power supply decoupling pin for PLL2. A capacitor should be placed as close as possible to this pin and
be connected directly to the ground plane.
Prescaler input from the PLL2 (IF) VCO. Maximum frequency is 550 MHz.
Ground.
Internal charge-pump output for PLL2. For connection to a loop filter for driving the input of an external
VCO.
Same as pin 2.
Same as pin 2.
Figure 3. Package Type
20-lead TSSOP
Description
Document No. 70-0009-04 │ UltraCMOS™ RFIC Solutions
o
LD Programming Truth Table).
Product Specification
PE3291

Related parts for PE3291EK