BT8375 CONEXANT [Conexant Systems, Inc], BT8375 Datasheet - Page 65

no-image

BT8375

Manufacturer Part Number
BT8375
Description
single chip transceivers for T1/E1 and Integrated Service Digital Network (ISDN) primary rate interfaces
Manufacturer
CONEXANT [Conexant Systems, Inc]
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
BT8375KPF
Manufacturer:
BT
Quantity:
41
Bt8370/8375/8376
Fully Integrated T1/E1 Framer and Line Interface
2.5.3 Signaling Buffer
N8370DSE
256-bit frames (E1). Data is written to the slip buffer using RXCLK and read
from the slip buffer using RSBCK. If a slight rate difference between the clocks
occurs, the slip buffer changes from its initial condition—approximately half
full—by either adding or removing frames. If RXCLK writes to the slip buffer
faster than RSBCK reads the data, the buffer fills up. When the slip buffer in
Normal mode is full, an entire frame of data is deleted. Conversely, if RSBCK
reads the slip buffer faster than RXCLK writes the data, the buffer becomes
empty. When the slip buffer in Normal mode is empty, an entire frame of data is
duplicated. When an entire frame is deleted or duplicated it is known as a Frame
Slip (FSLIP), which is always 1 full frame of data. The FSLIP status is reported in
the Slip Buffer Status register [SSTAT; addr 0D9]. In T1 mode, the F-bit is treated
as part of the frame and can slip accordingly.
throughput delay is 32 bits, half of the total depth. Similar to Normal mode,
Elastic mode allows the system bus to operate at any of the programmable rates,
independent of the line rate. The advantage of this mode over the Normal mode is
that throughput delay is reduced from 1 frame to an average of 32 bits, and the
output multiframe always retains its alignment with respect to the output data.
The disadvantage of this mode is handling the full and empty buffer conditions.
In Elastic mode, an empty or full buffer condition causes an Uncontrolled Slip
(USLIP). Unlike an FSLIP, a USLIP is of unknown size within the range of
1 to 256 bits of data. The USLIP status is reported in SSTAT.
throughput delay of the Elastic mode. The Two-Frame Short mode begins in the
Elastic mode with a 32-bit initial throughput delay, and switches to the Normal
mode when the buffer becomes empty or full; thereafter the Two-Frame Short and
Normal mode perform identically. If the slip buffer is full (two frames) in the
Two-Frame Short mode, an FSLIP is reported, after which the slip buffer and
Two-Frame mode perform identically.
to RSB, and RCKO internally replaces the system bus clock.
The 32-byte Receive Signaling Buffer [RSIG; addr 1A0 to 1BF] stores a single
multiframe of signaling data. Each byte offset into RSIG contains signaling data
for a different time slot: offset 0 stores TS0 signaling data, offset 1 stores TS1
signaling data and so on. The signaling data is stored in the least significant 4 bits
of RSIG. The output signaling data is stored in the most significant 4 bits of
RSIG. Similar to RSLIP, RSIG buffer has read/write processor access to read or
overwrite signaling information. RMSYNC extracts robbed-bit signaling from
RSIG onto RPCMO; RFSYNC extracts ABCD signaling from RSIG onto
RSIGO.
[RSIG; addr 0D7]. See the registers section for more details.
In Normal mode, the slip buffer total depth is two 193-bit frames (T1) or two
In 64-bit Elastic mode, the slip buffer total depth is 64 bits, and the initial
The Two-Frame Short mode combines the depth of the Normal mode with the
In Bypass mode, data is immediately clocked through RSLIP from the RCVR
The RSIG buffer has the following configurable features:
• transparent, robbed-bit signaling
• signaling freeze
• debounce signaling
• unicode detection
Each feature is available in the Receive Signaling Configuration register
Conexant
2.0 Circuit Description
2.5 Receive System Bus
2-37

Related parts for BT8375